# MULTISTAGE INTERCONNECTION NETWORK DESIGN FOR ENGINEERS

Shilpa Gupta

**Bentham Books** 

## Multistage Interconnection Network Design for Engineers

Authored by

### Shilpa Gupta

Electrical and Electronics Engineering Department Maharaja Agrasen University Baddi India

### **Multistage Interconnection Network Design for Engineers**

Author: Shilpa Gupta

ISBN (Online): 978-981-5165-34-0

ISBN (Print): 978-981-5165-35-7

ISBN (Paperback): 978-981-5165-36-4

© 2023, Bentham Books imprint.

Published by Bentham Science Publishers Pte. Ltd. Singapore. All Rights Reserved.

First published in 2023.

### BENTHAM SCIENCE PUBLISHERS LTD.

#### End User License Agreement (for non-institutional, personal use)

This is an agreement between you and Bentham Science Publishers Ltd. Please read this License Agreement carefully before using the ebook/echapter/ejournal (**"Work"**). Your use of the Work constitutes your agreement to the terms and conditions set forth in this License Agreement. If you do not agree to these terms and conditions then you should not use the Work.

Bentham Science Publishers agrees to grant you a non-exclusive, non-transferable limited license to use the Work subject to and in accordance with the following terms and conditions. This License Agreement is for non-library, personal use only. For a library / institutional / multi user license in respect of the Work, please contact: permission@benthamscience.net.

### **Usage Rules:**

- 1. All rights reserved: The Work is the subject of copyright and Bentham Science Publishers either owns the Work (and the copyright in it) or is licensed to distribute the Work. You shall not copy, reproduce, modify, remove, delete, augment, add to, publish, transmit, sell, resell, create derivative works from, or in any way exploit the Work or make the Work available for others to do any of the same, in any form or by any means, in whole or in part, in each case without the prior written permission of Bentham Science Publishers, unless stated otherwise in this License Agreement.
- 2. You may download a copy of the Work on one occasion to one personal computer (including tablet, laptop, desktop, or other such devices). You may make one back-up copy of the Work to avoid losing it.
- 3. The unauthorised use or distribution of copyrighted or other proprietary content is illegal and could subject you to liability for substantial money damages. You will be liable for any damage resulting from your misuse of the Work or any violation of this License Agreement, including any infringement by you of copyrights or proprietary rights.

### **Disclaimer:**

Bentham Science Publishers does not guarantee that the information in the Work is error-free, or warrant that it will meet your requirements or that access to the Work will be uninterrupted or error-free. The Work is provided "as is" without warranty of any kind, either express or implied or statutory, including, without limitation, implied warranties of merchantability and fitness for a particular purpose. The entire risk as to the results and performance of the Work is assumed by you. No responsibility is assumed by Bentham Science Publishers, its staff, editors and/or authors for any injury and/or damage to persons or property as a matter of products liability, negligence or otherwise, or from any use or operation of any methods, products instruction, advertisements or ideas contained in the Work.

### Limitation of Liability:

In no event will Bentham Science Publishers, its staff, editors and/or authors, be liable for any damages, including, without limitation, special, incidental and/or consequential damages and/or damages for lost data and/or profits arising out of (whether directly or indirectly) the use or inability to use the Work. The entire liability of Bentham Science Publishers shall be limited to the amount actually paid by you for the Work.

#### General:

<sup>1.</sup> Any dispute or claim arising out of or in connection with this License Agreement or the Work (including non-contractual disputes or claims) will be governed by and construed in accordance with the laws of Singapore. Each party agrees that the courts of the state of Singapore shall have exclusive jurisdiction to settle any dispute or claim arising out of or in connection with this License Agreement or the Work (including non-contractual disputes or claims).

<sup>2.</sup> Your rights under this License Agreement will automatically terminate without notice and without the

need for a court order if at any point you breach any terms of this License Agreement. In no event will any delay or failure by Bentham Science Publishers in enforcing your compliance with this License Agreement constitute a waiver of any of its rights.

3. You acknowledge that you have read this License Agreement, and agree to be bound by its terms and conditions. To the extent that any other terms and conditions presented on any website of Bentham Science Publishers conflict with, or are inconsistent with, the terms and conditions set out in this License Agreement, you acknowledge that the terms and conditions set out in this License Agreement shall prevail.

Bentham Science Publishers Pte. Ltd. 80 Robinson Road #02-00 Singapore 068898 Singapore Email: subscriptions@benthamscience.net



### CONTENTS

| PREFACE                                                              | i     |
|----------------------------------------------------------------------|-------|
| ACKNOWLEDGEMENT                                                      | iii   |
| CHAPTER 1 MULTISTAGE INTERCONNECTION NETWORKS: INTRODUCTION          | 1     |
| 1.1. HISTORY AND EVOLUTION                                           | 1     |
| 1.2. INTERCONNECTION NETWORK                                         | 3     |
| 1.3. MULTISTAGE INTERCONNECTION NETWORK (MIN)                        | 7     |
| 1.4. PERFORMANCE METRICS                                             | 14    |
| 1.4.1. Reliability                                                   | 14    |
| 1.4.2. Fault Tolerance                                               | . 15  |
| 1.4.3. Cost and Cost Effectiveness                                   | . 15  |
| 1.4.4. Bandwidth                                                     | 15    |
| 1.4.5. Throughput                                                    | 16    |
| 1.4.6. Probability of Acceptance                                     | 16    |
| 1.4.7. Processor Utilization                                         | 16    |
| CONCLUSION                                                           | 16    |
| CHAPTED 2 EVOLUTION OF FAULT TOLEDANT SEN MIN                        | 17    |
| 2.1. INTRODUCTION                                                    | 17    |
| 2.1.1. Preliminaries and Background                                  | 18    |
| 2.2. SHUFFLE EXCHANGE NETWORK (SEN)                                  | 19    |
| 2.2.1. Existing SEN Topologies                                       | 26    |
| 2.2.2 Design of SEN-Minus Network                                    | 33    |
| 2.2.3. Performance Measures                                          | 35    |
| 2.2.3.1. Reliability Analysis of SEN-Minus                           | 35    |
| CONCLUSION                                                           | 71    |
| CHAPTER 3 EVOLUTION OF GAMMA-MINUS MIN                               | 73    |
| 3.1. INTRODUCTION                                                    | . 73  |
| 3.2. BACKGROUNDS AND PRELIMINARIES                                   | . 75  |
| 3.3. DESIGN AND PERFORMANCE EVALUATION OF GAMMA-MINUS                | 82    |
| 3.3.1. Design of Gamma-Minus                                         | 84    |
| 3.3.2. Gamma-Minus Routing                                           | . 86  |
| 3.3.3. Performance Measures                                          | 90    |
| 3.3.3.1. Reliability Analysis                                        | . 90  |
| 3.3.3.2. Cost Analysis                                               | 113   |
| 3.3.3.3. Other Performance Parameters                                | 116   |
| 3.4. VARIOUS PATTERNS FOR CONNECTING MUXS AND DEMUXS                 | 120   |
| 3.4.1. Different Pattern for connecting MUX/DEMUX in gamma-minus MIN | . 120 |
| 3.4.2. Reliability Analysis                                          | 123   |
| CONCLUSION                                                           | 132   |
| CHAPTER 4 DESIGN, RELIABILITY MODELING AND EVALUATION OF FTSM        | 134   |
| 4.1. INTRODUCTION                                                    | . 134 |
| 4.2. PRELIMINARIES AND BACKGROUNDS                                   | . 135 |
| 4.2.1. Variants and Features of SEN MIN                              | 135   |
| 4.3. DESIGN, RELIABILITY MODELING, AND EVALUATION OF FTSM MIN        | 136   |
| 4.3.1. Design and Reliability Evaluation of FTSM                     | 136   |
| 4.3.2. Reliability Modeling and Analysis                             | . 137 |
| 4.3.3. Fault Tolerance in FTSM                                       | 139   |
| 4.4. EFFECT OF SIZE OF MUX/DEMUX ON RELIABILITY                      | 139   |

| 4.4.1. SEN Topologies with Different MUX/DEMUX Sizes       | 139 |
|------------------------------------------------------------|-----|
| 4.4.2. Reliability and Cost Analysis                       | 154 |
| CONCLUSION                                                 | 157 |
| CHAPTER 5 DESIGN AND RELIABILITY MODELING OF FTGM          | 159 |
| 5.1. INTRODUCTION                                          | 159 |
| 5.2. BACKGROUNDS AND PRELIMINARIES                         | 160 |
| 5.3. DESIGN AND RELIABILITY OF FTGM-1 AND FTGM-2           | 161 |
| 5.3.1. Design of FTGM-1 and FTGM-2                         | 162 |
| 5.3.2. Reliability Analysis                                | 166 |
| 5.3.3. Fault Tolerance                                     | 176 |
| 5.3.4. Cost Analysis                                       | 179 |
| CONCLUSION                                                 | 181 |
| CHAPTER 6 DESIGN AND RELIABILITY EVALUATION OF SEGIN-MINUS | 182 |
| 6.1. INTRODUCTION                                          | 182 |
| 6.2. PRELIMINARIES AND BACKGROUNDS                         | 183 |
| 6.3. DESIGN AND RELIABILITY EVALUATION OF SEGIN-MINUS MIN  | 184 |
| 6.3.1. Design of SEGIN-Minus Network                       | 185 |
| 6.3.2. Performance Analysis                                | 187 |
| 6.3.2.1. Reliability Analysis                              | 187 |
| 6.3.2.2. Cost Analysis                                     | 200 |
| CONCLUSION                                                 | 202 |
| LIST OF ACRONYMS                                           | 203 |
| LIST OF SYMBOLS                                            | 205 |
| APPENDIX-A                                                 | 206 |
| REFERENCES                                                 | 215 |
| SUBJECT INDEX                                              | 243 |

### PREFACE

In order to meet the demanding needs of ever-increasingly computationally intensive applications, such as SCADA, power distribution and management with prior load prediction, plasma dynamics for fusion energy applications, electronic structure calculations for the design of new materials and their characterization, fluid dynamics, the study of turbine behavior for electricity generator, weather prediction, and global climate change, military surveillance, symbolic computations, data mining for modeling business and financial processes, ocean sciences, enhanced oil and gas recovery, airbus design, nuclear weapon detonation, etc., Big Data Analysis must be conducted for these applications from several nodes dispersed across various locations. Fast calculation and communication are needed for this big data, which are made possible by the numerous processors connected to supercomputers.

The implementation of the switching fabric of high-capacity communication processors, such as ATM switches, gigabit Ethernet switches, and terabit routers, is also becoming more commonplace. MINs are frequently used in the context of SIMD (single-instruction multiple-data) and MIMD (multiple-instruction multiple-data) parallel machines. For instance, the nodes of the CARY X-MP and IBMSP series are typically connected using MINs. Real-world examples of practical applications that use MINs for communication include ATM Switches, the Butterfly parallel processor, the IBM SP series, the IBM research prototype RP3, AMD64, SPARC, MIPS, PA-RISC, Alpha, STARAN by Goodyear Aerospace Corporation, Ethernet switches and routers, IBM Power microprocessors, and the NYU ultracomputer.

The interconnection of these supercomputers' component parts, such as the processor and their memory modules, is crucial for the reliable operation of the system. Multistage Interconnection Networks (MIN) are typically used as interconnection systems for these frameworks due to the growing number of processors in supercomputer systems. MINs consist of multiple stages of a small interconnection network known as SE connected in a predefined connection pattern. MIN provides a compromise between a highly efficient and expensive crossbar network and a bus network, which is very cost-effective but at the same time, it provides data communication at very slow rates. MIN not only provides efficient communication at low cost but it also offers high fault tolerance capability, availability of multiple paths, high bandwidth, throughput, etc. Therefore, since MIN's development, researchers have been quite interested in finding ways to improve its reliability.

A lot of designs based on regular (uniform connection pattern between stages and a number of Switching Elements (SE) are also the same in each stage) and irregular (non-uniform connection pattern between stages and number of SE are also not same in each stage) MIN topologies have been proposed in the last five decades. During the last three decades, regular rectangular (number of input and output nodes are same) MIN, primarily the Gamma Interconnection Network (GIN) and the Shuffle Exchange Network (SEN), by offering numerous routes between each Source-Destination (SD) node pair, have been investigated and improved. The majority of the improvements were made by adding more hardware (either by expanding the size or quantity of SE per stage or by expanding the number of stages). Despite the fact that SEN and GIN have received a lot of attention, there are following points that need to be highlighted. (i) Literature on these topics lacks organization and classification; (ii) certain aspects, such as complexity, cost, the number of disjoint pathways under the assumption that the source and destination are fault-free, low latency, high bandwidth and throughput, CPU usage, etc., remain to be investigated; (iii) hardware reduction (number of

SE/Stages); (iv) less research has been done on all three reliability evaluation metrics, including fault tolerance, network reliability (NR), broadcast reliability (BR), and terminal reliability (TR), for networks larger than 8×8.

In this book, these issues have been discussed and resolved by presenting the (i) Classification of SEN and GIN, (ii) A method based on using MUX and DEMUX of various sizes such as  $2 \times 1/1 \times 2$ ,  $4 \times 1/1 \times 4$  etc. at input and output stages respectively; (iii) Suggestions on connection patterns for MUX and DEMUX at input and output stages, respectively and (iv) design of MIN with fewer stages and more entirely isolated pathways.

Shilpa Gupta Electrical and Electronics Engineering Department Maharaja Agrasen University Baddi India

ii

### ACKNOWLEDGEMENT

Success in life is never attained single handily. My deepest gratitude goes to my Professor, Dr. Gobind Lal Pahuja, Professor, NIT, Kurkukshetra for his guidance, help and encouragement throughout my work. His enlightening ideas, comments, interpretations and suggestions increased my cognitive awareness and helped considerably in the fruition of my objective.

I also wish to place my heartfelt thanks to all the worthy colleagues and friends for their critical suggestions and encouragement during the entire work. I am also thankful to all the anonymous reviewers of my research papers, whose contribution I will always value from the core of my heart. Fortunately, I have understanding friends, juniors and seniors who have helped me on many critical conditions. My sincere thanks to all those who have directly or indirectly provided me moral support and other kind of help. I like to express with all humility my indebt-ness towards my children and husband. Their love, affection and inspiration have given me the courage in difficult times. I just hope to live up to their expectations.

Finally, I wish to thank the Almighty, who has blessed me with the power to think and to articulate my thoughts. The book would have never been possible without his grace and guidance.

Shilpa Gupta Electrical and Electronics Engineering Department Maharaja Agrasen University Baddi India

### **Multistage Interconnection Networks: Introduction**

**Abstract:** Tremendous advancements have been reported in the computer and communication industries due to the high demands of big data analysis. This led to the use of parallel and distributed processors to play a part. These parallel processors have to be connected to a large number of memory modules. The connection between these processors and memory modules must be highly reliable for efficient big data analysis. Multistage interconnection networks (MIN) provide data communication between processors and memory modules at efficient speed with reasonably high reliability. This chapter provides a detailed introduction to MINs with their evolution and characterization. Further in this chapter, the research trends among researchers about various classes of MINs have also been discussed.

Keywords: Multistage Interconnection Networks, A Switching Element, Processor Element, Shuffle Exchange Network, Gamma Network.

### **1.1. HISTORY AND EVOLUTION**

Since the inception of Integrated Circuits (ICs) in 1959, there is a phenomenal growth in the field of VLSI technology in the form of computer and communication technologies [1-12]. To fulfill the demanding specifications of continuously increasing computational intensive applications such as power management at the substations and their load predictions, database management, and data mining, controlling and analyzing nuclear fusion reactions, characterization of materials at micro and nanoscale, fluid dynamics, weather prediction, navigation for security purpose and military surveillance, ocean sciences, advanced graphics and virtual reality, refineries, the detonation of nuclear weapons, quantum mechanics, networked videos and multimedia technologies, cryptanalysis, medical imaging and diagnosis etc., it is necessary to process efficiently at a very fast rate. [1-3, 5]. Though at present, computations of the order of Tera-Flops are feasible but the applications also have increased phenomenally in terms of computations requirement, and ultra-high speed is the need of the day. To cope with these technological advancements, higher transmission rates are needed with efficient processing, which are made amenable by using multiple processors connected in parallel and are termed as parallel or

### 2 Multistage Interconnection Network Design for Engineers

distributed systems [6, 8]. These parallel or distributed systems can be characterized into three different classes; these are:

- i. Pipelined computers
- ii. Array processors
- iii. Multiprocessor systems

In pipelined computers, the instructions are executed in an overlap fashion, whereas, array processors consist of a processing element (PE), a control unit (CU) and an interconnection network (IN). CU broadcasts the set of instructions to all PEs and PEs execute these instructions in a lock-set-up fashion, whereas IN is a communication network that communicates data between PEs and their respective memory modules. Array processors are also known as SIMD machine which performs the computation of array or matrices of data streams [7, 8, 12].

A multiprocessor system is a computer consisting of multiprocessors with their shared or individual memory modules. A single integrated operating system controls all the processors connected through an interconnection network in multiprocessing systems. These processors asynchronously or autonomously execute different instructions on different data and are considered as MIMD machines [2, 6, 9]. Multiprocessing systems can further be classified into two groups:

- i. Loosely coupled multiprocessing systems
- ii. Tightly coupled multiprocessing systems.

**Loosely coupled multiprocessing systems:** also known as distributed systems. In these systems, processing elements contain their own memory modules as well as I/O devices (local memory modules and I/O devices). These elements communicate through interconnection networks. Most of the data in these systems is accessed from its own local memory.

**Tightly coupled multiprocessing system:** In these systems, PEs use shared memory modules, although, each PE may contain small local memory in the form of a small cache. INs are used to provide communication paths between all PEs with their shared memory modules and I/O devices [3] in these systems as well.

Fig. (1) shows the classification of parallel computer systems and Fig. (2) shows the configuration of loosely coupled and tightly coupled systems.

Introduction



Fig. (1). Classification of Parallel/ Distributed computing system.

During the continuous research in parallel and distributed computing systems, researcher were attracted toward finding the efficient communication media, which can communicate data packets efficiently between multiple fabricated components. INs were found as an efficient communication media for these systems [4-7].

### **1.2. INTERCONNECTION NETWORK**

The early advancement of INs was motivated by the growing demands of the communication industry such as telephone switching. But with the growth of the computer industry and the advent of fast packet-switching networks, the application of INs became apparent. Early INs for parallel processing have now found application in fast packet-switching designs [8]. The need for fabricating hundreds and thousands of PEs on a single chip came into play where crossbars became a bottleneck. Researchers started considering the possibility to find costeffective communication media which can connect thousands of processors to their respective memory modules [9]. In the early 70s, a network consisting of small cross-bar switches *i.e.* Switching Elements (SEs) connected in multiple stages was fabricated on a single chip to provide communication between each source and the desired destination, known as Multistage interconnection Networks (MINs) [1-8]. MINs had become a favorite choice for multiple/distributed processing systems due to their fault tolerance capability, multipath availability, cost-effectiveness, etc. [13-20]. From the early 80s, the majority of research has reported improvements or development in these types of MINs to provide communication through more number of paths with increased fault tolerance and

### **Evolution of Fault Tolerant SEN MIN**

**Abstract:** The shuffle exchange network is known to be the simplest MIN with a modest size of switching element in use. It is a unique path MIN with no fault tolerance. Researchers have explored this network to take advantage of its modest size and low cost and tried to improve its reliability by providing redundancy in its basic structure. While improving the fault tolerance of this network, many techniques have been proposed in the literature which are comprised of increasing the hardware complexity of the network. Recently, a new method has been proposed to improve fault tolerance which consists of using multiplexers and demultiplexers at the input and output stages of the network. It has been claimed that it improves the reliability on one hand and reduces the overall cost of the network on the other hand. In this chapter, this technique has been explored and reliability analysis of the network has been presented thoroughly to provide deep insight into the performance of the network.

**Keywords:** Demultiplexers, Fault Tolerance, Multiplexers, Reliability, Shuffle Exchange Network, SEN-Minus.

### **2.1. INTRODUCTION**

High performance computer are continuously being demands as they find applications in various fields and technology such as:

- Semiconductor technology
- Power distribution, power management and load prediction
- Study of turbine behavior for electricity generator
- Communication system and technology and IoT
- Weather forecasting
- Under sea surveillance for safety and precise communication
- Electronic structure design and calculations
- Nuclear fusion and nuclear reactor design
- Material and structural analysis

Although high-performance processors have been introduced into the market with increased speed, almost doubling every three years [18], even this is not enough to meet present day processing demands. To meet such requirements, parallel proce-

Shilpa Gupta All rights reserved-© 2023 Bentham Science Publishers ssors came into the picture, which can be interconnected with memory modules through MIN. Hence, designing ultra-high reliable and cost-effective multipath MIN is both a critical and challenging task for network designers.

Shuffle Exchange Network (SEN) is known to be a probable MIN because it uses a regular topology with a modest size of 2×2 Switching Element (SE), which is known to be the smallest SE available. But fault tolerance is an issue in SEN, as it possesses a single path between each source to every destination. Many networks have been introduced in the past to increase fault tolerance in the SEN such as SEN+1, SEN+2, SHSEN, EGN, IEGN and Pars . It has been observed that most of these networks provide fault tolerance at intermediate stages only and very few studies exist which present a method of providing fault tolerance at input as well as output nodes. Also, the methods that exist in the literature provide fault tolerance at the cost of increased hardware for a given network topology. Fewer efforts have been made to reduce the hardware in terms of the number of SEs utilized in the network topology. A new network named SEN-Minus has been explored, which incorporates features of fault tolerance with improved disjoint paths, thus improving the reliability of the entire network.

### 2.1.1. Preliminaries and Background

The proposed topologies of MIN at early stages incorporated small cross-bar switches which had been organized in different stages. Since then many new design architectures have been proposed based on MIN topology in the last five decades. The first MIN network, named as Clos network, was introduced in 1953 by Charles Clos [28]. In this network, it has '3' stages: the first stage of the network consisted of 'r' switches, with switch size  $s \times t$ . The middle stage had 't' switches of size  $r \times r$  each, and the last stage is the same as that of the first stage. Thus, the network has 'N' terminals at the input and 'N' terminals at the output stage, where 'N' =  $r \times n$  (number of SEs  $\times$  number of input/output ports in each *switch*). The architectural topology of many MINs in the existing literature is usually comprised of  $2 \times 2$  fully-crossbar switches with 'n' number of stages, where  $n' = log_3 N$ . There are total N/2 SEs in each stage. Hence for a network of size ' $N \times N$ ', the total number of switches used in the network is 'N/2 (log<sub>3</sub>N)' and its cost is moderately small as compared to fully-crossbar networks, where the cost of a fully cross-bar network for the same number of input and output port will be ' $N^2$ '. Regular networks also known as square networks, maintain uniform connection patterns between stages and possess unique/multiple paths between each S-D node pair. These networks in the literature exist with different names mentioned as under:

Fault Tolerant SEN MIN

- i. Delta Network [15, 18, 29, 30]
- ii. PM2<sup>i</sup> Network [8, 10, 21 24, 72, 76]
- iii. Clos Network [16, 17, 19, 25, 28]
- iv. Cube Network [98]
- v. Benes Network etc. [1]

Larger-sized SE, other than  $2 \times 2$  SE, has also been used in some of the networks to provide either reduction in the number of stages, which may reduce the latency offered by the network, or to provide redundancy in the network by increasing the number of alternative paths and hence, enhancing fault tolerance. Many new network topologies have been proposed to provide improved redundancy in its structure in different ways. On the basis of a comprehensive study of these MINs, it has been found that many improvements which have been incorporated to increase their redundancy are based on adding extra hardware to the structure in different ways. These methods have been mentioned below by which the redundancy has been improved:

- i. Adding extra stages of SEs to the network [45 46, 51,77, 84, 87, 98, 107].
- ii. Varying the size of SEs [15, 47, 50, 62 63, 65, 75, 78-82, 89, 100, 105].
- iii. Adding extra links to the network in between stages [81 82].
- iv. Adding extra groups consisting of SEs in the overall network [41, 42, 46].
- v. Adding replicated layers [49, 83, 103, 105 108].
- vi. Modifying regular/irregular network into irregular network [31, 47].
- vii. Introducing intra-stage looping within the same stage [105 108].

### 2.2. SHUFFLE EXCHANGE NETWORK (SEN)

Network with Perfect Shuffle was first introduced by H. S. Stone [29] in 1971 and Delta networks were introduced by Patel [18] in 1981 and it has the property of digit controlled routing, which means that a path can be setup through the network in a distributed manner by using each binary bits of the destination address. A further generalization of Delta Networks, called Generalized Shuffle-Exchange Network (GSN) was introduced by Bhuyan and Agarwal [30] in the year 1983.

Shuffle Exchange Network (SEN) is the main member of Delta class of network and has been considered a potential candidate as MIN because of its simplest structure and topological quality with other topologies of the same class. SEN is a unique/single path regular MIN and does not possess any fault tolerance in its basic structure. Much research has been done in the recent past to enhance fault tolerance of SEN MIN by incorporating many changes in is topology and based on which, several new topologies have been developed belonging to the same

**CHAPTER 3** 

### **Evolution of Gamma-Minus MIN**

**Abstract:** Gamma interconnection network is a fault-tolerant MIN with multipath characteristics. Even though the gamma interconnection network has a multipath between every source and every destination, it has the critical flaw of acting as a single path MIN when the source address and destination address are the same. Hence, it is important to modify such a prominent candidate so as to provide multiple paths in every case, several modifications have been suggested by the researchers in the literature. One such modification is fascinating as it provides multiple paths for every case at a reduced cost. At the input and output stages, multiplexers and demultiplexers are used to do this. The system is referred to as Gamma-Minus MIN. This chapter includes further performance characteristics with the reliability assessment of Gamma-Minus MIN.

Keywords: Fault tolerance, Gamma-Minus, Reliability, Tag Value.

### **3.1. INTRODUCTION**

Due to their good fault tolerance capability, gamma networks have been proposed as a viable choice for supercomputer systems. It is a multipath MIN that uses SE of size  $3\times3$  for network size "N" in its fundamental topology. It has a total of 'n' stages where 'n =  $\log_2$ N' and each stage comprises 'N' number of SEs.

Despite being a multipath MIN, Gamma MIN has the significant drawback of being a unique path when the source and destination terminals have the same address. Extensive research has been done and many modifications/improvements have been suggested and implemented on Gamma MINs and several new topologies of the same class have been in literature [20 - 25, 63-68, 72, 74-95, 101-102]. The modifications suggested in the literature are listed as:

i. Added number of stages: Extra Stage Gamma (EGIN) [87], Incomplete Gamma Interconnection Network (IGIN) [84], Incomplete Cyclic Gamma interconnection Network (ICGIN) [84], *etc.* 

Shilpa Gupta All rights reserved-© 2023 Bentham Science Publishers

### 74 Multistage Interconnection Network Design for Engineers

- i. **Modifying existing connection patterns of GIN:** Balanced Gamma (BGIN) [83, 88], Modified Balanced Gamma (MBGIN) [80], Cyclic Gamma (CGIN) [21, 74], Mono-Gamma Interconnection Network (MGIN) [21, 74] Reliable Gamma (REGIN) [75], Non-backtracking Gamma (NBGIN) [78], *etc.*
- ii. Increasing the size of SE: 3-Disjoint Gamma (3D-GIN) [81], 4-Disjoint Gamma (4D-GIN) [63], Fault Tolerant Interconnection network (FTIN) [65], Enhanced Inverse Augmented Data Manipulator (EIADM) [81], Improved Enhanced Augmented Data Manipulator (IEADM) [102] and Improved Logical Neighborhood Network (ILN) [102], Minimal Links Traversed Dynamic Rerouting with Extra Link at Initial Stage (MINGIN-1) and Minimal Links Traversed Dynamic Rerouting [90, 91], etc.
- iii. Providing intra-stage chaining: Partially Chained Gamma Interconnection Network (PCGIN) [79], Fully Chained Interconnection Network (FCGIN) [79], etc.

From this critical and comprehensive survey conducted on Gamma MIN, some of the observations are made are summarized as:

- i. Most of the attention had been paid to increasing the redundancy of the network at intermediate stages only.
- ii. Most of the evaluations done in literature on Gamma MIN are restricted to TR computations only and that too for network size N = 8 and for the worst case (for tag value 'T = 0' where source and destination terminals have the same address).
- iii. In existing lit, erature it has also been stated that EGIN has a minimum TR [77].
- iv. The majority of authors in the literature currently in existence have utilized similar reliability values for SEs of various sizes, such as SE of size 1×3, 3×3, 3×1, 2×4, 4×2, 2×1, 1×2, *etc.* have assumed to have the same reliability 'r'. Hence reliability evaluation for different topologies with the assumption of identical reliability for SEs of different sizes will be erroneous.
- v. Other performance metrics such as BW, throughput, processor utilization, *etc.* have not been given much consideration for existing Gamma MINs.
- vi. Despite the fact that there isn't much literature on the usage of MUXs and DEMUXs at the input and output stage of MIN, there is no specified pattern suggested for connecting MUXs at the input terminal and DEMUXs at the output terminal.
- vii. Several new methods have been proposed in literature to mitigate these mentioned problems and new network architecture has been proposed by the authors in literature which is explored in this chapter.

Evolution of Gamma-Minus MIN

### **3.2. BACKGROUNDS AND PRELIMINARIES**

PM2<sup>i</sup> networks, also known as Data Manipulator networks, are square multistage networks with an equal number of input/output ports. The Plus Minus 2<sup>i</sup> (PM2<sup>i</sup>) pattern is the basis for the connection pattern between successive stages, where 'i' is the count of stage named from '0' to 'n'. For the network size of N×N, PM2<sup>i</sup> network consists of 'N' number of inputs as well as outputs. It has total'n+1' stages, where 'n' = log<sub>2</sub>N [8, 10, 21-24, 72, 76]. 'N' SEs of having configuration  $3\times3$  are connected at the intermediate stage of each step, while SEs with the size of  $1\times3$  and  $3\times1$  are coupled at the input and output stages. Each SE has three input and output terminals, where, three SEs at stage 'j' are connected to the output terminals of the SE at stage 'i' using the stated connection pattern of '(j-2<sup>i</sup>) mod N', 'j', and '(j+2<sup>i</sup>) mod N'. The connection pattern of  $3\times3$  SE is shown in Fig. (1), GIN was introduced in 1984 [73]. Since then it has been considered in this research for analysis purpose. The classification of Gamma interconnection network is shown in Fig. (2).



Fig. (1). Routing mechanism of  $3 \times 3$  SE.

**Gamma Interconnection Network (GIN):** It has "N" inputs and "N" outputs and "n+1" stages ranging from 0 to n, where n can be expressed as  $log_2N$ . Except for the input and output stages, where each SE has a 1×3 and 3×1 configuration, respectively, there are N SEs of size 3×3 [20]. The pattern of connection of SEs at adjoining stages is based on PM2<sup>i</sup> pattern [20, 77, 87, 115, 120], for example for stage i<sup>th</sup>, the connection pattern from 'j<sup>th</sup>' SE will be 'j ± 2<sup>i</sup>'. The gamma network's design is shown in Fig. (3) With the exception of the tag value "0," which occurs when the source (S<sub>i</sub>) and destination (D<sub>i</sub>) are the same (S<sub>i</sub> = D<sub>i</sub>), the GIN is a fault-tolerant network in its basic setup. In this case, the network operates as a single path MIN [20, 77, 87]. The amount of pathways connecting every source node to each destination node is determined by the tag value "T," which determines how the gamma network's paths are distributed. It is described as the difference between the source and destination addresses and is demonstrated mathematically by equation (3.1):

### **CHAPTER 4**

# Design, Reliability Modeling and Evaluation of FTSM

Abstract: It has been proved that the use of multiplexers and demultiplexers of the smallest size has improved reliability to an extent but the effect of using bigger-sized MUX and DEMUX on reliability and fault tolerance must also be evaluated. In the recent past, the consequences of using higher-sized MUXs and DEMUXs have been explored and presented in this chapter. The full analysis of the size of MUXs and DEMUXs to be used so as to increase the reliability of the network to the optimum level has been presented. The analysis done on SEN MIN shows that the best size of MUXs and DEMUXs to be used is  $4 \times 1$  and  $1 \times 4$  respectively and hence the SEN MIN with  $4 \times 1$  MUX and  $1 \times 4$  DEMUX is named Fault Tolerance SEN MIN (FTSM).

**Keywords:** Demultiplexer (DEMUX), Fault Tolerance SEN MIN (FTSM), Multiplexer (MUX), Reliability-to-Cost (RCR) ratio, Switching Element.

### **4.1. INTRODUCTION**

MINs provide effective communication between processors and memory modules for parallel and distributed computing systems. Though, SEN-Minus can be viewed as a potential network to manage efficient communication, fault tolerance at input and output stages is still an issue. SEN-Minus provides fault tolerance to the system at these stages, but a maximum of up to one fault can be tolerated at the input/output stage in this network. In supercomputer systems, there are thousands of processors connected in parallel along with the memory modules. Hence, there is more probability of occurrence of faulty/busy switches at input/output stages as two or more processors may ask for the same destination or memory module at the same time. For these bottlenecks, there is a need for further improving the fault tolerance of MINs at the input/output stage. A new topology has been developed to provide maximum fault tolerance at low cost and named as Fault Tolerant SEN-Minus (FTSM), which is highly reliable with maximum fault tolerance (up to '3' faults) at both input and output stages. FTSM consists of 1×4 MUXs and 4×1 DEMUXs connected at input and output stages, respectively. It has been observed that with the increasing size of MUXs and DEMUXs, reliability increases, but this improvement is limited and may not be responsive to

large-scale systems as network complexity and cost grow with the system size. In this chapter, different topologies of SEN MINs have been explored with different sizes of MUXs and DEMUXs and their TR has been computed. The effect of the size of MUXs and DEMUXs on TR and cost has been analyzed. A new parameter namely, Reliability-Cost-Ratio (RCR), has been defined to establish conciliation between enhanced reliability and cost offered. Hence, based on the computed RCR, an optimum size of MUXs and DEMUXs and DEMUXs which can be used with MINs has been presented.

### 4.2. PRELIMINARIES AND BACKGROUNDS

Different types of SEN MINs and their important features which exist in literature are given in this section. The important features of these topologies have been discussed in the subsection given below.

### 4.2.1. Variants and Features of SEN MIN

SEN is a single path MINs having a regular structure for the size of N × N, where 'N' is the number of inputs as well as output terminals [35, 36, 39, 40, 52, 55, 62, 64, 112]. It consists of an 'N/2' number of SEs of size 2×2 at each stage, with a total number of  $\log_2 N$  stages. It offers no fault tolerance in the network. To improve its fault tolerance, many new methods have been suggested in literature such as adding an extra stage discussed below.

In SEN+1, there is one additional stage given due to which it possesses two paths between each S-D node pair. The important features of SEN+1 are: it has high reliability and fault tolerance than SEN MIN and it can tolerate one fault at intermediate stages but no fault can be tolerated at the input and output stages.

In SEN+2, there are additional stages attached due to which it possesses four paths between each S-D node pair. The important trait of SEN+2 is that it can tolerate multiple faults at intermediate stages [35 - 36, 39 - 40] but no fault tolerance is provided at the input and output stage.

Another member of the SEN family *i.e.* SHSEN (Symmetric homogeneous SEN) MIN has four paths between each S-D node pair. It comprises N number of inputs and outputs with  $((\log_2 N) + 1)$  stages having a total of 'N' number of SEs at each stage [45]. The important characteristic of this network is that it possesses two disjoint paths *i.e.* it can tolerate one fault both at input and output stages, but the cost of the network is very high as the number of SE per stage is doubled.

Low-cost SEN-Minus MIN provides two totally disjoint paths which tolerate one fault at the input as well as the output stage.

In this chapter, two improved methods have been presented. The first method provides '4' disjoint paths between each S-D node pair. The second method describes the effect of the size of MUXs and DEMUXs at the input and output stages of various SEN MINs on reliability. A new parameter has also been presented to evaluate reliability w.r.t. cost and disjoint paths offered by the topology. Hence, an optimum size of MUXs and DEMUXs has also been presented. The description has been discussed in the next section.

### **4.3. DESIGN, RELIABILITY MODELING, AND EVALUATION OF FTSM** MIN

For designing highly reliable FTSM, the design [117] consideration taken is as follows:

- i. 4×1 MUX and 1×4 DEMUX have been used at the input and output stages.
- ii. Modification of the connection pattern has been done. Fault Tolerant SEN-Minus (FTSM) has been designed with a total of eight paths; out of which; four paths are totally disjoint (node and link disjoint) between each S-D node pair.
- iii. Reliability modeling and evaluation have been done on FTSM MIN which is presented in the next section.

### 4.3.1. Design and Reliability Evaluation of FTSM

FTSM contains N input terminals and N output terminals with a total of  $(\log_2 N - 1)$  stages with N/2 SEs at each stage. It comprises N number of 4×1 MUXs and 1×4 DEMUXs at input and output stages, respectively.

This FTSM design has been implemented which results in a total of eight paths between each S-D node pair out of which four totally disjoint paths are there. Whereas, existing networks in the literature provide a maximum of four paths out of which only two paths are totally disjoint.

**Routing:** FTSM topology is shown in Fig. (1) for an  $8 \times 8$  network size. There are two MUXs and DEMUXs attached to each SEs at input and output stages, out of which one is attached to all even inputs/outputs (such as '0', '2', '4' and '6') and another is attached to all odd inputs/outputs (such as '1', '3', '5' and '7'). The routing of a data packet from source '001' to '010' has been shown with red lines in Fig. 1. There exist four paths between these S-D node pairs and the same is applicable for all other S-D node pairs. FTSM becomes highly reliable and fault-tolerant as multiple disjoint paths are present in the network between each S-D

### **Design and Reliability Modeling of FTGM**

Abstract: The gamma interconnection network is a reliable network that provides redundancy in its basic topology but fault tolerance is still an issue to be addressed. Although the usage of MUX and DEMUX lessens the issue in gamma MIN's unique path behavior when the tag value is zero, it is still necessary to investigate the ideal size of MUX and DEMUX which may be used with gamma MIN in order to give the highest level of reliability. In order to make an overall generalization about all MINs, it is crucial to determine whether the findings achieved for the SEN MIN apply to other MINs that use switching elements of varying sizes. This chapter evaluates and presents the impact of larger MUX and DEMUX sizes on gamma MIN. The results of the evaluations show that the  $4 \times 1$  MUX and  $1 \times 4$  DEMUX provide the maximum level of dependability and that increasing the size of the MUX and DEMUX lowers the reliability to cost ratio.

**Keywords:** Fault-tolerant gamma-minus (FTGM) MIN, Fault tolerance, Gamma-Minus MIN, Reliability, Reliability-cost-ratio (RCR).

### **5.1. INTRODUCTION**

MINs are crucial components of the parallel interconnection network that connects multiple processors and memory modules in the age of the supercomputer. Gamma networks are seen to have the capacity to handle effective communication, however, they still have a fault tolerance problem. Gamma-Minus networks give the system fault tolerance, however, the input and output stages can only accept one defect at a time. In systems used by supercomputers, where thousands of processors are connected in parallel, there is a higher likelihood that switches at the input, output, and intermediate (in the case of tag value "0") stages of the network would malfunction or be overloaded. To fill this gap, there is a need for further improvement of fault tolerance of the already Gamma-Minus MIN so as to provide multi-paths (more than two paths), especially for tag value '0', where there are only two paths available. Gamma MIN is also recognized as a redundant network because it offers several connections between each pair of S-D nodes (with the exception of tag value '0'). This is due to the use of N numbers of  $3 \times 3$  SEs in its basic structure with a total log<sub>2</sub>N+1 number of sages. It possesses 192 units of cost for an 8×8 sized network,

whereas for the same network size, SEN MIN (unique path) offers 48 units of cost. Hence, it can be said Gamma MIN provides fault tolerance at a very high additional cost as compared to SEN MIN. Therefore, there is an urgent need to create a new MIN that belongs to the Gamma class at a similar price as SEN. Two novel topologies are now introduced in this chapter to offer the highest level of fault tolerance at the lowest possible cost. These two networks, Fault Tolerant Gamma-Minus-1 (FTGM-1) and Fault Tolerant Gamma-Minus-2 (FTGM-2), are extremely reliable networks with maximum fault tolerance (up to '3' faults) at input, output, and intermediate stages (particularly in case of tag value '0'). These networks offer the greatest amount of entirely disconnected paths with the shortest path lengths between each pair of S-D nodes, which mitigates the majority of the drawbacks of the current gamma topologies. FTGM-1 has the lowest cost as compared to the current gamma MINs.

### **5.2. BACKGROUNDS AND PRELIMINARIES**

Gamma Interconnection Network (GIN) is a redundant MIN with 'N' inputs/outputs and total 'N+1' stages labeled from '0' to 'N', where 'N =  $\log_2$ N'. Each stage has 'N' numbers of SEs configured as a 3×3 full crossbar switch, with the exception of the input and output stages where each SE is of 1×3 and a 3×1 configuration. As mentioned in section 3.2 [20 - 21], the connection pattern of the gamma network's intermediate stages is based on PM2<sup>i</sup>.

With the exception of the tag value "T = 0," where it acts as the unique path MIN, GIN has several paths connecting each pair of S-D nodes. The literature has described a number of solutions to this issue, including:

- Re-shuffling the connection pattern to improve fault-tolerance such as in Mono-Gamma network (MGIN) [21, 74], Cyclic Gamma network (CGIN) [21, 74], Reliable Gamma network (RIN) [62], Non-backtracking Gamma network (NBGIN) [78] and Modified Balanced Gamma network (NBGIN) [80]. To achieve numerous pathways for tag value "0," different stages' connection patterns in these networks have been adapted.
- ii. Adding more stages to the Gamma network to create various pathways. Many networks have been introduced based on this, such as EGIN [87], Incomplete GIN, and Incomplete CGIN [84].
- iii. Bigger sizes of SE such as in 3-Disjoint Gamma network [81], 4-Disjoint network [63], 3D-Cyclic GIN [92], Reliable Interconnection Network (RIN-1 and RIN-2) [62], Combined Switch MIN (CSMIN), and Fault Tolerant Interconnection Network (FTIN) [65].

Reliability Modeling of FTGM

iv. Intra-stage chaining such as in Partially Chained CSMIN (PCGIN) and Fully Chained CSMIN (FCSMIN) [50, 82].On the basis of review of reliability and fault tolerance capability of above mentioned MINs, some of the gaps have been found which are listed below:

1. All MINs described in literature offer partially disconnected pathways under the assumption that input and output nodes are failure-free and crucial.

2. Possessing less cost is the foremost requirement in MIN. Due to the use of SEs of size  $3 \times 3$  in redundant gamma networks, it possesses high cost comparative to SEN network family.

3. Supercomputers are devices that connect thousands of processors in parallel (there are typically  $2^6$  to  $2^{16}$  processors connected). MINs used for these machines should consist of higher configuration (up to the network size of  $1024 \times 1024$ ). The probability of request generated from many processors for the same destination at one time is high, so MINs employed should be multiple fault-tolerant at input as well as output node. Not much literature is available to deal with this problem.

4. The reliability analysis is made more difficult by the fact that every gamma MIN now in use has a varied number of pathways for various tag values. Additionally, no study to far offers a full examination of the multiple reliability factors.

5. It has been noted that there are more pathways between each S-D node pair as the network gets bigger. However, most paths fail when one SE fails at the input/output stage because there is a greater interdependence between system components (SE) and the total pathways accessible as the network grows.

In today's rapidly changing environment, enhancing reliability is a constant priority in order to fulfill the demanding needs of ever evolving super systems. In order to close the gaps, two new designs that are both economical and feature a higher number of entirely disconnected paths with shorter paths connecting each S-D node pair have been analysed and studied in this chapter. In the following section, the techniques mentioned based on which these highly reliable multiple fault tolerant networks known as FTGM-1 and FTGM-2 are a part of the gamma MINs are discussed.

### **5.3. DESIGN AND RELIABILITY OF FTGM-1 AND FTGM-2**

The following are the steps involved in designing the FTGM-1 and FTGM-2 [121] topologies:

### **CHAPTER 6**

### **Design and Reliability Evaluation of SEGIN-Minus**

**Abstract:** It has been shown in the previous chapters that SEN and gamma interconnection network are the best-known MIN and are highly explored in the literature. It would be interesting to make a hybrid network comprising combined characteristics of both networks. Few research works are available in the literature which have explored this interesting topic and reliability evaluations have also been presented. These networks are known as SEGIN and SEGIN-Minus MIN. In this chapter, detailed reliability analyses of both networks have been presented and it is shown that SEGIN-Minus MIN has better performance characteristics than the SEGIN network.

**Keywords:** Fault tolerance, Reliability, Shuffle exchange gamma interconnection network (SEGIN), Shuffle exchange gamma-minus interconnection network (SEGIN-Minus).

### **6.1. INTRODUCTION**

Computational intensive applications such as navigation, power generation and distribution, weather forecasting, telemetry, Iot, cloud computing, etc. need high computational power. To achieve these highly computational-efficient systems, multiple processors must be connected in parallel along with the required memory modules. To connect these parallel processors with memory modules, MINs are used, which provide programmable data paths between connected modules, at a reasonable cost. SEN and Gamma MINs have been studied extensively in the literature [41 - 47, 49-51, 63-63, 65, 75, 77-82, 84, 89, 98, 100, 105-111]. SENs are known to have an uncomplicated/regular structure and easy control routing, whereas, GIN produces more number of paths for each S-D node pair. A lot of research has been undertaken in the last decade, by the keen researchers to make MINs more redundant. A new approach has been introduced in recent past [111] in which SEN and GIN MINs have been recombined to form new network. namely, Shuffle Exchange Gamma Interconnection Networks (SEGIN) which provides several paths between each Source-Destination (S-D) node pair. A hybrid SEGIN has been obtained and acclaimed to have reliability better than both GIN and SEN and their respective variants of equal size. It has also been acc-

#### Reliability Evaluation of SEGIN-Minus Multistage Interconnection Network Design for Engineers 183

laimed that the hardware cost of SEGINs is lower than that of GINs and almost equal or slightly higher than that of SEN and its variants. Though, in this chapter, it has been found that SEGIN (for 8×8 network size and '4' stages) has more number of stages as compared to SEN-Minus (for 8×8 network size '2' stages) and GIN-Minus (for 8×8 network size '3' stages) MINs. Also, the structure does not possess fault tolerance at input and output stages and it has been assumed as the SEs at these stages are critical and are failure free. The reliability, which has been assumed to be increased, has only been increased by approximately 8% w.r.t. SEN and GIN MIN. although the increment in the cost of SEGIN MIN w.r.t. SEN MIN is approximately 66%. A new network is presented in this chapter to address the above mentioned reliability issue w.r.t. cost of the network with the introduction of totally disjoint paths (node and link disjoint). To assure that reliability has been improved and increased, a thorough comparison of performance measures such as reliability, fault tolerance, cost, *etc.* has been shown with existing SEN, GIN and SEGIN MINs.

### **6.2. PRELIMINARIES AND BACKGROUNDS**

Shuffle Exchange Gamma Interconnection Networks (SEGIN) consist of total 'n + 1' stages which may be numbered from stage 0 to n ('n' =  $\log_2 N$ , for 'N' input/output terminals) with N/2 SEs per stage. At input as well as at output stages, SEGIN utilizes a shuffle exchange pattern same as that of SEN MIN with SEs of size 2 × 2. At intermediate stages, SEs of size 2 × 3 and 3 × 2 are used in SEGIN. For these stages, the '±2<sup>i'</sup> (PM2<sup>i</sup>) connection pattern is used which is the same as in case of the connection pattern between 0<sup>th</sup> stage to 1<sup>st</sup> stage of GIN and its variants. The pattern is such that j<sup>th</sup> switch having of 3 outgoing links will connect as: (a) if the destination address bit for that stage consists of '0', then a straight link will be connected to j<sup>th</sup> SE j in the next stage; (b) if the destination address bit for that stage consists of '1', a downward link will be connected to (j+1)<sup>th</sup> SE. The four-stage design of SEGIN for N = 8 is shown in Fig. (1).

Although the approach is interesting, some limitations of this design have been identified and are summarized as follows:

- a. More number of stages are used than SEN MIN, hence, a costlier network.
- b. Reliability values for different sizes of SEs ( $2 \times 2$ ,  $3 \times 2$  and  $2 \times 3$ ) have been assumed equal.
- c. Most of the calculations suggested for network size 8×8. Although, practically bigger sizes of MINs are evaluated and used.

#### 184 Multistage Interconnection Network Design for Engineers

- d. The transmission path length of SEGIN is more as compared to SEN MIN.
- e. Validation of evaluated values of reliability of SEGIN has been carried out by comparing it with MINs proposed in 70s or 80s. Though many new networks and improved topologies have been suggested in the last 20 years, the results of those topologies have been totally ignored which may prove themselves to be more reliable than SEGIN.



Fig. (1). Shuffle Exchange Gamma Interconnection Network (SEGIN) topology.

To mitigate these problems, a new network SEGIN-Minus has been developed recently and presented in this chapter, which provides high reliability and fault tolerance at a reasonably less cost and reduced path length. The topology of SEGIN-Minus has been discussed in detail in the succeeding section.

### 6.3. DESIGN AND RELIABILITY EVALUATION OF SEGIN-MINUS MIN

Combining features of SEN and Gamma MIN [122]:

- a. Properties of SEN-Minus and Gamma-Minus networks have been combined to form a new topology named as SEGIN-Minus.
- b. All performance metrics such as: TR, BR, NR, Cost, etc. have been evaluated.
- c. These performance parameters have been evaluated for larger size networks (8×8 to 1024 ×1024) and compared with computed values of other SEN and Gamma MIN having 3 or more number of stages.

Reliability of SEGIN has also been recomputed by assuming true reliabilities of all SEs of different size. All reliability measures of SEGIN-Minus have been

### **List of Acronyms**

- **IN** = Interconnection Network
- **MIN** = Multistage Interconnection Network
- **PE** = Processing Element
- **SE** = Switching Element
- **TR** = Terminal Reliability
- **BR** = Broadcast Reliability
- **NR** = Network Reliability
- **CE** = Cost Effectiveness
- BW = Bandwidth
- Thru = Throughput
  - **PA** = Probability of Acceptance
  - **PU** = Processor Utilization
- **SEN** = Shuffle Exchange Network
- **SEN+1** = Shuffle Exchange Network with one Extra Stage
- **SEN+2** = Shuffle Exchange Network with two Extra Stage
- SHSEN = Symmetric Homogeneous Shuffle Exchange Network
  - **SEN-** = Shuffle Exchange Network-Minus
- ASEN = Augmented Shuffle Exchange Network
- **EGN** = Extra Group Network
- **IEGN** = Improved Extra Group Network
- **PARS** = PARS
- **E-ASEN** = Enhanced Augmented Shuffle Exchange Network
  - **RSEN** = Replicated Shuffle Exchange Network
- **R-ASEN** = Replicated Augmented Shuffle Exchange Network
- **R-EASEN** = Replicated Enhanced Augmented Shuffle Exchange Network
  - SEGIN = Shuffle Exchange Gamma Interconnection Network
    - **GIN** = Gamma Interconnection Network
  - EGIN = Extra Stage Gamma Interconnection Network
  - **CGIN** = Cyclic Gamma Network
  - **MGIN** = Mono-Gamma Network
  - **BGIN** = Balanced Gamma Network
  - **ReGIN** = Reliable Gamma Network

Shilpa Gupta All rights reserved-© 2023 Bentham Science Publishers

| Incomplete<br>GIN  | = Incomplete Gamma Network                     |
|--------------------|------------------------------------------------|
| Incomplete<br>CGIN | = Incomplete Cyclic Gamma Network              |
| NBGIN              | = No Backtracking Gamma Network                |
| Modified<br>BGIN   | = Modified balanced Gamma Network              |
| RIN-1              | = Reliable Interconnection Network-1           |
| RIN-2              | = Reliable Interconnection Network-2           |
| <b>3DCGIN</b>      | = 3-Disjoint Cyclic Gamma Network              |
| 3DGIN              | = 3-Disjoint Gamma Network                     |
| 4DGIN-1            | = 4-Disjoint Gamma Network-1                   |
| 4DGIN-2            | = 4-Disjoint Gamma Network-2                   |
| CSMIN /<br>CSGIN   | = Combined Switch MIN / GIN                    |
| CSMINMD            | = Combined Switch MIN MUX DEMUX                |
| FCSMIN             | = Fully-Chained Combining Switches MIN         |
| PCGIN              | = Partially chained Gamma Network              |
| FCGIN              | = Fully chained Gamma Network                  |
| EIADM              | = Enhanced Inverse Augmented data Manipulator  |
| FTIN               | = Fault Tolerant Interconnection Network       |
| MINGIN 1           | = Minimal Links Traversed Dynamic Rerouting-1  |
| MINGIN 2           | = Minimal Links Traversed Dynamic Rerouting-2  |
| DRGIN              | = Dynamic Rerouting GIN                        |
| <b>B-Network</b>   | = Backward Network                             |
| DR<br>Network      | = Dynamic Rerouting Network                    |
| ILN                | = Improved logical Neighborhood network        |
| IEADM              | = Improved Enhanced Augmented data Manipulator |
| FTIN               | = Fault Tolerant Interconnection Network       |
| MINGIN 1           | = Minimal Links Traversed Dynamic Rerouting-1  |
| MINGIN 2           | = Minimal Links Traversed Dynamic Rerouting-2  |
| S-D                | = Source-Destination                           |
| I/O                | = Input/ Output                                |

N/W = Network

Shilpa Gupta

### List of Symbols

- N = Size of Network
- **n** = Number of Stages
- **r** = System Reliability
- **RSE** = Switch Element Reliability
  - $\lambda$  = Failure Rate
- **RT** = Terminal Reliability
- **RB** = Broadcast Reliability
- **RN** = Network Reliability
- **PO** = Initial Probability
- **Pu** = Processor Utilization
  - i = Switching Element number
  - **j** = Stage number

### **APPENDIX-A**

| Network            | Name of Network                                    | Refs                                             | Year | Fault Tolerance<br>method                | One<br>Fault<br>tolerant | Multiple<br>fault<br>tolerant | Routing<br>scheme used                                  |
|--------------------|----------------------------------------------------|--------------------------------------------------|------|------------------------------------------|--------------------------|-------------------------------|---------------------------------------------------------|
| GIN                | Gamma<br>Interconnection<br>Network                | [20]                                             | 1984 | Use of 3×3full<br>cross bar Switch<br>SE | No                       | No                            | Distance tag<br>routing                                 |
| EGIN               | Extra Stage<br>Gamma<br>Interconnection<br>Network | age<br>a [77, 1988<br>rk 87]                     |      | Providing Extra<br>Stage                 | Yes                      | No                            | Distance tag<br>routing                                 |
| CGIN               | Cyclic Gamma<br>Network                            | [21,<br>74]                                      | 1994 | Changing<br>Interconnection<br>Pattern   | Yes No                   |                               | Distance,<br>Destination<br>tag routing                 |
| MGIN               | Mono-Gamma<br>Network                              | [21] 1996 Changing<br>Interconnection<br>Pattern |      | Yes                                      | No                       | Distance tag<br>routing       |                                                         |
| BGIN               | Balanced Gamma<br>Network                          | [88]                                             | 2006 | Providing Extra<br>Link                  | Yes                      | Yes                           | Distance tag<br>routing                                 |
| ReGIN              | Reliable Gamma<br>Network                          | [75]                                             | 1993 | Changing<br>Interconnection<br>Pattern   | Yes                      | No                            | Distance tag<br>routing                                 |
| Incomplete<br>GIN  | Incomplete<br>Gamma Network                        | [84]                                             | 2013 | Providing Extra<br>Stage                 | Yes                      | Yes                           | Twin tag<br>routing based<br>on distance<br>tag routing |
| Incomplete<br>CGIN | Incomplete Cyclic<br>Gamma Network                 | [84]                                             | 2013 | Providing Extra<br>Stage                 | Yes                      | Yes                           | Twin tag<br>routing based<br>on distance<br>tag routing |
| NBGIN              | No Backtracking<br>Gamma Network                   | [78]                                             | 2001 | Combining the switching elements         | Yes                      | Yes                           | Destination tag routing                                 |
| Modified<br>BGIN   | Modified balanced<br>Gamma Network                 | [80]                                             | 1998 | Changing<br>Interconnection<br>Pattern   | Yes                      | No                            | Destination tag routing                                 |
| RIN-1              | Reliable<br>Interconnection<br>Network-1           | [62]                                             | 2015 | More links are used                      | Yes                      | Yes                           | Dynamic<br>Routing                                      |

 Table A.1. Fault Tolerance Information for the various Gamma Networks (Fault tolerance criteria used is FULL ACCESS).

Shilpa Gupta All rights reserved-© 2023 Bentham Science Publishers

APPENDIX-A

Multistage Interconnection Network Design for Engineers 207

| Network          | Name of Network                                      | Refs        | Year | Fault Tolerance<br>method                                       | One<br>Fault<br>tolerant | Multiple<br>fault<br>tolerant | Routing<br>scheme used               |
|------------------|------------------------------------------------------|-------------|------|-----------------------------------------------------------------|--------------------------|-------------------------------|--------------------------------------|
| RIN-2            | Reliable<br>Interconnection<br>Network-2             | [62]        | 2015 | More links are<br>used                                          | Yes                      | Yes                           | Dynamic<br>Routing                   |
| 3DCGIN           | 3-Disjoint Cyclic<br>Gamma Network                   | [93]        | 2012 | Providing alternate source                                      | Yes                      | Yes                           | Distance tag<br>routing              |
| 3DGIN            | 3-Disjoint Gamma<br>Network                          | [81]        | 2003 | Combining the switching elements                                | Yes                      | Yes                           | Distance tag routing                 |
| 4DGIN-1          | 4-Disjoint Gamma<br>Network-1                        | [63]        | 2014 | Combining the switching elements                                | Yes                      | Yes                           | Distance tag<br>routing              |
| 4DGIN-2          | 4-Disjoint Gamma<br>Network-2                        | [63]        | 2014 | Combining the switching elements                                | Yes                      | Yes                           | Distance tag routing                 |
| CSMIN /<br>CSGIN | Combined Switch<br>MIN / GIN                         | [50,<br>82] | 2005 | Combining the switching elements                                | Yes                      | Yes                           | Distance /<br>Dynamic tag<br>routing |
| CSMINMD          | Combined Switch<br>MIN MUX<br>DEMUX                  | [50]        | 2011 | Combining the switching elements                                | Yes                      | Yes                           | Distance /<br>Dynamic tag<br>routing |
| FCSMIN           | Fully-Chained<br>Combining<br>Switches MIN           | [50]        | 2011 | Combining the<br>switching elements<br>providing Extra<br>Links | Yes                      | Yes                           | Destination tag routing              |
| PCGIN            | Partially chained<br>Gamma Network                   | [51]        | 2000 | Providing Extra<br>Link                                         | Yes No                   |                               | Distance tag<br>routing              |
| FCGIN            | Fully chained<br>Gamma Network                       | [51]        | 2000 | Providing Extra<br>Link                                         | Yes                      | Yes                           | Distance tag routing                 |
| EIADM            | Enhanced Inverse<br>Augmented data<br>Manipulator    | [81]        | 2003 | Completing<br>inherent partial<br>redundancy                    | Yes                      | Yes                           | Destination<br>tag Routing           |
| FTIN             | Fault Tolerant<br>Interconnection<br>Network         | [65]        | 2015 | More links and<br>Dynamic<br>Rerouting is used                  | Yes                      | Yes                           | Dynamic<br>Routing                   |
| MINGIN 1         | Minimal Links<br>Traversed<br>Dynamic<br>Rerouting-1 | [90]        | 2004 | Providing Extra<br>Link                                         | Yes                      | Yes                           | Distance tag<br>routing              |
| MINGIN 2         | Minimal Links<br>Traversed<br>Dynamic<br>Rerouting-2 | [90]        | 2004 | Providing Extra<br>Link                                         | Yes                      | Yes                           | Distance tag<br>routing              |

**208** *Multistage Interconnection Network Design for Engineers* (*Table A.1*) *cont....*  Shilpa Gupta

| Network          | Name of Network                                       | Refs  | Year | Fault Tolerance<br>method                             | One<br>Fault<br>tolerant | Multiple<br>fault<br>tolerant | Routing<br>scheme used                  |
|------------------|-------------------------------------------------------|-------|------|-------------------------------------------------------|--------------------------|-------------------------------|-----------------------------------------|
| DRGIN            | Dynamic<br>Rerouting GIN                              | [90]  | 2004 | Increasing the<br>number of network<br>ports slightly | Yes No                   |                               | Distance,<br>Destination<br>tag routing |
| <b>B-Network</b> | Backward Network                                      | [89]  | 1990 | Providing back<br>links                               | Yes                      | Yes                           | Distance<br>routing                     |
| DR Network       | Dynamic<br>Rerouting Network                          | [102] | 2014 | Increasing the<br>number of network<br>ports slightly | No                       | No                            | Dynamic<br>Rerouting                    |
| ILN              | Improved logical<br>Neighborhood<br>network           | [102] | 2014 | Completing<br>inherent partial<br>redundancy          | Yes                      | Yes                           | Dynamic<br>Rerouting                    |
| IEADM            | Improved<br>Enhanced<br>Augmented data<br>Manipulator | [102] | 2014 | Completing<br>inherent partial<br>redundancy          | Yes                      | Yes                           | Dynamic<br>Routing                      |

Table A.2. Various Gamma Interconnection Network Topology for 8×8 network size.

| Network | Name of Network                                    | Ref         | Year | Fault Tolerance<br>method                | One<br>Fault<br>tolerant | Multiple<br>fault<br>tolerant | Routing scheme used                     |
|---------|----------------------------------------------------|-------------|------|------------------------------------------|--------------------------|-------------------------------|-----------------------------------------|
| GIN     | Gamma<br>Interconnection<br>Network                | [20]        | 1984 | Use of 3×3full<br>cross bar Switch<br>SE | No                       | No                            | Distance tag<br>routing                 |
| EGIN    | Extra Stage<br>Gamma<br>Interconnection<br>Network | [77,<br>87] | 1988 | Providing Extra<br>Stage                 | Yes                      | No                            | Distance tag<br>routing                 |
| CGIN    | Cyclic Gamma<br>Network                            | [21,<br>74] | 1994 | Changing<br>Interconnection<br>Pattern   | Yes                      | No                            | Distance,<br>Destination<br>tag routing |
| MGIN    | Mono-Gamma<br>Network                              | [21]        | 1996 | Changing<br>Interconnection<br>Pattern   | Yes                      | No                            | Distance tag<br>routing                 |
| BGIN    | Balanced Gamma<br>Network                          | [88]        | 2006 | Providing Extra<br>Link                  | Yes                      | Yes                           | Distance tag<br>routing                 |
| ReGIN   | Reliable Gamma<br>Network                          | [75]        | 1993 | Changing<br>Interconnection<br>Pattern   | Yes                      | No                            | Distance tag<br>routing                 |

APPENDIX-A

Multistage Interconnection Network Design for Engineers 209

| (Table A.2) cont   |                                            |             |      | -                                                               |                          |                               |                                                         |  |
|--------------------|--------------------------------------------|-------------|------|-----------------------------------------------------------------|--------------------------|-------------------------------|---------------------------------------------------------|--|
| Network            | Name of Network                            | Ref         | Year | Fault Tolerance<br>method                                       | One<br>Fault<br>tolerant | Multiple<br>fault<br>tolerant | Routing<br>scheme used                                  |  |
| Incomplete<br>GIN  | Incomplete<br>Gamma Network                | [84]        | 2013 | Providing Extra<br>Stage                                        | Yes                      | Yes                           | Twin tag<br>routing based<br>on distance<br>tag routing |  |
| Incomplete<br>CGIN | ompleteIncomplete CyclicCGINGamma Network  |             | 2013 | Providing Extra<br>Stage                                        | Yes                      | Yes                           | Twin tag<br>routing based<br>on distance<br>tag routing |  |
| NBGIN              | No Backtracking<br>Gamma Network           | [78]        | 2001 | Combining the switching elements                                | Yes                      | Yes                           | Destination tag routing                                 |  |
| Modified<br>BGIN   | Modified balanced<br>Gamma Network         | [80]        | 1998 | Changing<br>Interconnection<br>Pattern                          | Yes                      | No                            | Destination tag routing                                 |  |
| RIN-1              | Reliable<br>Interconnection<br>Network-1   | [62]        | 2015 | More links are<br>used                                          | Yes                      | Yes                           | Dynamic<br>Routing                                      |  |
| RIN-2              | Reliable<br>Interconnection<br>Network-2   | [62]        | 2015 | More links are<br>used                                          | Yes                      | Yes                           | Dynamic<br>Routing                                      |  |
| 3DCGIN             | 3-Disjoint Cyclic<br>Gamma Network         | [93]        | 2012 | Providing alternate source                                      | Yes                      | Yes                           | Distance tag<br>routing                                 |  |
| 3DGIN              | 3-Disjoint Gamma<br>Network                | [81]        | 2003 | Combining the switching elements                                | Yes                      | Yes                           | Distance tag routing                                    |  |
| 4DGIN-1            | 4-Disjoint Gamma<br>Network-1              | [63]        | 2014 | Combining the switching elements                                | Yes                      | Yes                           | Distance tag routing                                    |  |
| 4DGIN-2            | 4-Disjoint Gamma<br>Network-2              | [63]        | 2014 | Combining the switching elements                                | Yes                      | Yes                           | Distance tag routing                                    |  |
| CSMIN /<br>CSGIN   | Combined Switch<br>MIN / GIN               | [50,<br>82] | 2005 | Combining the switching elements                                | Yes                      | Yes                           | Distance /<br>Dynamic tag<br>routing                    |  |
| CSMINMD            | Combined Switch<br>MIN MUX<br>DEMUX        | [50]        | 2011 | Combining the switching elements                                | Yes                      | Yes                           | Distance /<br>Dynamic tag<br>routing                    |  |
| FCSMIN             | Fully-Chained<br>Combining<br>Switches MIN | [50]        | 2011 | Combining the<br>switching elements<br>providing Extra<br>Links | Yes                      | Yes                           | Destination<br>tag routing                              |  |
| PCGIN              | Partially chained<br>Gamma Network         | [51]        | 2000 | Providing Extra<br>Link                                         | Yes                      | No                            | Distance tag routing                                    |  |

210 Multistage Interconnection Network Design for Engineers

Shilpa Gupta

| (Table A.2) cont |                                                       |                                                                                                       |      |                                                         |                          |                               |                                         |
|------------------|-------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------|---------------------------------------------------------|--------------------------|-------------------------------|-----------------------------------------|
| Network          | Name of Network                                       | Ref                                                                                                   | Year | Fault Tolerance<br>method                               | One<br>Fault<br>tolerant | Multiple<br>fault<br>tolerant | Routing<br>scheme used                  |
| FCGIN            | Fully chained<br>Gamma Network                        | [51]                                                                                                  | 2000 | Providing Extra<br>Link                                 | Yes                      | Yes                           | Distance tag routing                    |
| EIADM            | Enhanced Inverse<br>Augmented data<br>Manipulator     | Enhanced Inverse<br>Augmented data<br>Manipulator[81]2003Completing<br>inherent partial<br>redundancy |      | Yes                                                     | Yes                      | Destination tag Routing       |                                         |
| FTIN             | Fault Tolerant<br>Interconnection<br>Network          | [65]                                                                                                  | 2015 | 2015 More links and<br>Dynamic Yes<br>Rerouting is used |                          | Yes                           | Dynamic<br>Routing                      |
| MINGIN 1         | Minimal Links<br>Traversed<br>Dynamic<br>Rerouting-1  | [90]                                                                                                  | 2004 | Providing Extra<br>Link Yes                             |                          | Yes                           | Distance tag<br>routing                 |
| MINGIN 2         | Minimal Links<br>Traversed<br>Dynamic<br>Rerouting-2  | Il Links<br>ersed<br>amic<br>ting-2<br>[90] 2004<br>Providing Extra<br>Link                           |      | Yes                                                     | Yes                      | Distance tag<br>routing       |                                         |
| DRGIN            | Dynamic<br>Rerouting GIN                              | [90]                                                                                                  | 2004 | Increasing the<br>number of network<br>ports slightly   | Yes                      | No                            | Distance,<br>Destination<br>tag routing |
| <b>B-Network</b> | Backward Network                                      | [89]                                                                                                  | 1990 | Providing back<br>links                                 | Yes                      | Yes                           | Distance<br>routing                     |
| DR Network       | Dynamic<br>Rerouting Network                          | [102]                                                                                                 | 2014 | Increasing the<br>number of network<br>ports slightly   | No                       | No                            | Dynamic<br>Rerouting                    |
| ILN              | Improved logical<br>Neighborhood<br>network           |                                                                                                       | 2014 | Completing<br>inherent partial<br>redundancy            | Yes                      | Yes                           | Dynamic<br>Rerouting                    |
| IEADM            | Improved<br>Enhanced<br>Augmented data<br>Manipulator | [102]                                                                                                 | 2014 | Completing<br>inherent partial<br>redundancy            | Yes                      | Yes                           | Dynamic<br>Routing                      |

APPENDIX-A

| Table A.3.   | Terminal | Reliability | of | Gamma | Interconnection | Networks | for | 8×8 |
|--------------|----------|-------------|----|-------|-----------------|----------|-----|-----|
| network size | e.       |             |    |       |                 |          |     |     |

| Natavala           |        |        |        | TR (R  | <sub>se</sub> =0.9) |        |        |        | $TR (R_{se}=0.7)$ |        |        |        |        |        |        |        |
|--------------------|--------|--------|--------|--------|---------------------|--------|--------|--------|-------------------|--------|--------|--------|--------|--------|--------|--------|
| Network            | 0      | 1      | 2      | 3      | 4                   | 5      | 6      | 7      | 0                 | 1      | 2      | 3      | 4      | 5      | 6      | 7      |
| GIN                | 0.7551 | 0.8381 | 0.8306 | 0.8381 | 0.7551              | 0.8381 | 0.8306 | 0.8381 | 0.3863            | 0.5370 | 0.5022 | 0.5370 | 0.3863 | 0.5370 | 0.5022 | 0.5370 |
| EGIN               | 0.9263 | 0.9183 | 0.9279 | 0.9183 | 0.9263              | 0.9183 | 0.9279 | 0.9183 | 0.6680            | 0.6356 | 0.6869 | 0.6356 | 0.6680 | 0.6356 | 0.6869 | 0.6356 |
| CGIN               | 0.9286 | 0.9211 | 0.9272 | 0.8985 | 0.8985              | 0.8985 | 0.9272 | 0.9211 | 0.7193            | 0.6845 | 0.7015 | 0.5833 | 0.5833 | 0.5833 | 0.7015 | 0.6845 |
| MGIN               | 0.9280 | 0.9204 | 0.9136 | 0.8306 | 0.8985              | 0.8306 | 0.9136 | 0.9204 | 0.7120            | 0.6772 | 0.6529 | 0.5022 | 0.5833 | 0.5022 | 0.6529 | 0.6772 |
| BGIN               | 0.9425 | 0.9425 | 0.9425 | 0.9425 | 0.9425              | 0.9425 | 0.9425 | 0.9425 | 0.6076            | 0.6076 | 0.6076 | 0.6076 | 0.6076 | 0.6076 | 0.6076 | 0.6076 |
| ReGIN              | 0.9129 | 0.9272 | 0.9211 | 0.9061 | 0.8985              | 0.9272 | 0.9211 | 0.9272 | 0.6424            | 0.7015 | 0.6845 | 0.6181 | 0.5833 | 0.7015 | 0.6845 | 0.7015 |
| Incomplete<br>GIN  | 0.8358 | 0.9208 | 0.8358 | 0.9182 | 0.8371              | 0.9182 | 0.8371 | 0.9182 | 0.5035            | 0.6593 | 0.5035 | 0.6345 | 0.5159 | 0.6345 | 0.5035 | 0.6345 |
| Incomplete<br>CGIN | 0.9263 | 0.9244 | 0.9279 | 0.9292 | 0.9268              | 0.9194 | 0.9268 | 0.9292 | 0.6680            | 0.6526 | 0.6869 | 0.7003 | 0.6803 | 0.6531 | 0.6803 | 0.7003 |
| NBGIN              | 0.8851 | 0.8851 | 0.8851 | 0.8851 | 0.8851              | 0.8851 | 0.8851 | 0.8851 | 0.5710            | 0.5710 | 0.5710 | 0.5710 | 0.5710 | 0.5710 | 0.5710 | 0.5710 |
| Modified<br>BGIN   | 0.9258 | 0.9129 | 0.9286 | 0.9129 | 0.8985              | 0.9129 | 0.9286 | 0.9129 | 0.6838            | 0.6424 | 0.7193 | 0.6424 | 0.5833 | 0.6424 | 0.7193 | 0.6424 |
| RIN-1              | 0.9812 | 0.9812 | 0.9812 | 0.9812 | 0.9812              | 0.9812 | 0.9812 | 0.9812 | 0.8029            | 0.8029 | 0.8029 | 0.8029 | 0.8029 | 0.8029 | 0.8029 | 0.8029 |
| RIN-2              | 0.8670 | 0.8670 | 0.8670 | 0.8670 | 0.8670              | 0.8670 | 0.8670 | 0.8670 | 0.5574            | 0.5574 | 0.5574 | 0.5574 | 0.5574 | 0.5574 | 0.5574 | 0.5574 |
| 3DCGIN             | 0.8981 | 0.8966 | 0.8986 | 0.8966 | 0.8981              | 0.8966 | 0.8986 | 0.8966 | 0.6553            | 0.6386 | 0.6565 | 0.6386 | 0.6553 | 0.6386 | 0.6565 | 0.6386 |
| 3DGIN              | 0.9086 | 0.9086 | 0.9078 | 0.9058 | 0.8755              | 0.9058 | 0.9078 | 0.9078 | 0.6829            | 0.6829 | 0.6712 | 0.6481 | 0.5885 | 0.6481 | 0.6712 | 0.6712 |
| 4DGIN-1            | 0.8291 | 0.8291 | 0.8291 | 0.8291 | 0.8290              | 0.8290 | 0.8290 | 0.8290 | 0.5251            | 0.5251 | 0.5251 | 0.5251 | 0.5234 | 0.5234 | 0.5217 | 0.5217 |
| 4DGIN-2            | 0.8291 | 0.8291 | 0.8291 | 0.8291 | 0.8290              | 0.8290 | 0.8290 | 0.8290 | 0.5251            | 0.5251 | 0.5251 | 0.5251 | 0.5234 | 0.5234 | 0.5217 | 0.5217 |
| CSMIN /<br>CSGIN   | 0.8546 | 0.8546 | 0.8546 | 0.8546 | 0.8546              | 0.8546 | 0.8546 | 0.8546 | 0.5070            | 0.5070 | 0.5070 | 0.5070 | 0.5070 | 0.5070 | 0.5070 | 0.5070 |
| CSMINMD            | 0.9851 | 0.9851 | 0.9851 | 0.9851 | 0.9851              | 0.9851 | 0.9851 | 0.9851 | 0.7102            | 0.7102 | 0.7102 | 0.7102 | 0.7102 | 0.7102 | 0.7102 | 0.7102 |
| FCSMIN             | 0.8646 | 0.8646 | 0.8646 | 0.8646 | 0.8646              | 0.8646 | 0.8646 | 0.8646 | 0.5275            | 0.5275 | 0.5275 | 0.5275 | 0.5275 | 0.5275 | 0.5275 | 0.5275 |
| PCGIN              | 0.8502 | 0.8646 | 0.8574 | 0.8574 | 0.8502              | 0.8574 | 0.8574 | 0.8646 | 0.4681            | 0.5275 | 0.4978 | 0.4978 | 0.4681 | 0.4978 | 0.4978 | 0.5275 |
| FCGIN              | 0.8502 | 0.8502 | 0.8502 | 0.8502 | 0.8502              | 0.8502 | 0.8502 | 0.8502 | 0.4681            | 0.4681 | 0.4681 | 0.4681 | 0.4681 | 0.4681 | 0.4681 | 0.4681 |
| EIADM              | 0.9235 | 0.9212 | 0.9015 | 0.9157 | 0.8987              | 0.9157 | 0.9015 | 0.9212 | 0.5301            | 0.5783 | 0.5517 | 0.5783 | 0.5301 | 0.5783 | 0.5517 | 0.5783 |
| FTIN               | 0.8288 | 0.8288 | 0.8288 | 0.8288 | 0.8288              | 0.8288 | 0.8288 | 0.8288 | 0.5130            | 0.5130 | 0.5130 | 0.5130 | 0.5130 | 0.5130 | 0.5130 | 0.5130 |
| MINGIN 1           | 0.8251 | 0.8251 | 0.8251 | 0.8251 | 0.8251              | 0.8251 | 0.8251 | 0.8251 | 0.4502            | 0.4502 | 0.4502 | 0.4502 | 0.4502 | 0.4502 | 0.4502 | 0.4502 |
| MINGIN 2           | 0.8791 | 0.8791 | 0.8791 | 0.8791 | 0.8791              | 0.8791 | 0.8791 | 0.8791 | 0.5061            | 0.5061 | 0.5061 | 0.5061 | 0.5061 | 0.5061 | 0.5061 | 0.5061 |
| DRGIN              | 0.7694 | 0.8306 | 0.9061 | 0.7551 | 0.8306              | 0.7551 | 0.9061 | 0.8306 | 0.4454            | 0.5022 | 0.6181 | 0.3863 | 0.5022 | 0.3863 | 0.6181 | 0.5022 |
| <b>B-Network</b>   | 0.8579 | 0.8579 | 0.8579 | 0.8579 | 0.8579              | 0.8579 | 0.8579 | 0.8579 | 0.4656            | 0.4656 | 0.4656 | 0.4656 | 0.4656 | 0.4656 | 0.4656 | 0.4656 |
| DR<br>Network      | 0.7551 | 0.8381 | 0.8306 | 0.8381 | 0.7551              | 0.8381 | 0.8306 | 0.8381 | 0.3863            | 0.5370 | 0.5022 | 0.5370 | 0.3863 | 0.5370 | 0.5022 | 0.5370 |
| ILN                | 0.9974 | 0.9974 | 0.9974 | 0.9974 | -                   | -      | -      | -      | 0.8611            | 0.8611 | 0.8611 | 0.8611 | -      | -      | -      | -      |
| IEADM              | 0.9085 | 0.9085 | 0.9085 | 0.9085 | -                   | -      | -      | -      | 0.6244            | 0.6244 | 0.6244 | 0.6244 | -      | -      | -      | -      |

### 212 Multistage Interconnection Network Design for Engineers

| Notwork            |        |        |        | TR (R  | <sub>se</sub> =0.5) |        |        | B      | R for R <sub>s</sub> | _=     | NR for R <sub>SE</sub> = |        |        |        |
|--------------------|--------|--------|--------|--------|---------------------|--------|--------|--------|----------------------|--------|--------------------------|--------|--------|--------|
| INCLWORK           | 0      | 1      | 2      | 3      | 4                   | 5      | 6      | 7      | 0.9                  | 0.7    | 0.5                      | 0.9    | 0.7    | 0.5    |
| GIN                | 0.1575 | 0.2756 | 0.2362 | 0.2756 | 0.1575              | 0.2756 | 0.2362 | 0.2756 | 0.5727               | 0.0923 | 0.0057                   | 0.4953 | 0.0485 | 0.0012 |
| EGIN               | 0.3091 | 0.2830 | 0.3321 | 0.2830 | 0.3091              | 0.2830 | 0.3321 | 0.2830 | 0.7166               | 0.2392 | 0.0301                   | 0.5528 | 0.0823 | 0.0027 |
| CGIN               | 0.4233 | 0.3839 | 0.3937 | 0.2756 | 0.2756              | 0.2756 | 0.3937 | 0.3839 | 0.6400               | 0.1680 | 0.0188                   | 0.5535 | 0.0882 | 0.0040 |
| MGIN               | 0.4134 | 0.3740 | 0.3544 | 0.2362 | 0.2756              | 0.2362 | 0.3544 | 0.3740 | 0.6400               | 0.1680 | 0.0188                   | 0.4953 | 0.0485 | 0.0012 |
| BGIN               | 0.2482 | 0.2482 | 0.2482 | 0.2482 | 0.2482              | 0.2482 | 0.2482 | 0.2482 | 0.6863               | 0.1948 | 0.0222                   | 0.3381 | 0.0088 | 0.0000 |
| ReGIN              | 0.3347 | 0.3937 | 0.3839 | 0.3150 | 0.2756              | 0.3937 | 0.3839 | 0.3937 | 0.5727               | 0.0923 | 0.0057                   | 0.4953 | 0.0485 | 0.0012 |
| Incomplete<br>GIN  | 0.2116 | 0.3125 | 0.2116 | 0.2830 | 0.2264              | 0.2830 | 0.2264 | 0.2830 | 0.5762               | 0.0987 | 0.0047                   | 0.2856 | 0.0027 | 0.0000 |
| Incomplete<br>CGIN | 0.3091 | 0.2928 | 0.3321 | 0.3465 | 0.3281              | 0.3104 | 0.3281 | 0.3465 | 0.5295               | 0.0928 | 0.0066                   | 0.2856 | 0.0027 | 0.0000 |
| NBGIN              | 0.2700 | 0.2700 | 0.2700 | 0.2700 | 0.2700              | 0.2700 | 0.2700 | 0.2700 | 0.6976               | 0.2063 | 0.0291                   | 0.3621 | 0.0204 | 0.0003 |
| Modified<br>BGIN   | 0.3642 | 0.3347 | 0.4233 | 0.3347 | 0.2756              | 0.3347 | 0.4233 | 0.3347 | 0.6400               | 0.1680 | 0.0188                   | 0.4432 | 0.0266 | 0.0004 |
| RIN-1              | 0.4440 | 0.4440 | 0.4440 | 0.4440 | 0.4440              | 0.4440 | 0.4440 | 0.4440 | 0.7328               | 0.2949 | 0.0681                   | 0.3901 | 0.0336 | 0.0007 |
| RIN-2              | 0.2279 | 0.2279 | 0.2279 | 0.2279 | 0.2279              | 0.2279 | 0.2279 | 0.2279 | 0.7330               | 0.3005 | 0.0770                   | 0.6557 | 0.2303 | 0.0471 |
| 3DCGIN             | 0.3564 | 0.3320 | 0.3525 | 0.3320 | 0.3564              | 0.3320 | 0.3525 | 0.3320 | 0.6576               | 0.1752 | 0.0187                   | 0.3489 | 0.0061 | 0.0000 |
| 3DGIN              | 0.3924 | 0.3924 | 0.3713 | 0.3375 | 0.2908              | 0.3375 | 0.3713 | 0.3713 | 0.5958               | 0.1019 | 0.0066                   | 0.5114 | 0.0818 | 0.0047 |
| 4DGIN-1            | 0.2686 | 0.2686 | 0.2686 | 0.2686 | 0.2637              | 0.2637 | 0.2588 | 0.2588 | 0.6259               | 0.2003 | 0.0391                   | 0.4725 | 0.0759 | 0.0054 |
| 4DGIN-2            | 0.2686 | 0.2686 | 0.2686 | 0.2686 | 0.2637              | 0.2637 | 0.2588 | 0.2588 | 0.6259               | 0.2003 | 0.0391                   | 0.4725 | 0.0759 | 0.0054 |
| CSMIN /<br>CSGIN   | 0.2143 | 0.2143 | 0.2143 | 0.2143 | 0.2143              | 0.2143 | 0.2143 | 0.2143 | 0.6976               | 0.2063 | 0.0291                   | 0.4576 | 0.0450 | 0.0014 |
| CSMINMD            | 0.3211 | 0.3211 | 0.3211 | 0.3211 | 0.3211              | 0.3211 | 0.3211 | 0.3211 | 0.6761               | 0.1195 | 0.0079                   | 0.3794 | 0.0239 | 0.0004 |
| FCSMIN             | 0.2315 | 0.2315 | 0.2315 | 0.2315 | 0.2315              | 0.2315 | 0.2315 | 0.2315 | 0.6417               | 0.1208 | 0.0083                   | 0.4631 | 0.0354 | 0.0006 |
| PCGIN              | 0.1736 | 0.2315 | 0.2025 | 0.2025 | 0.1736              | 0.2025 | 0.2025 | 0.2315 | 0.5759               | 0.1117 | 0.0093                   | 0.3630 | 0.0201 | 0.0002 |
| FCGIN              | 0.1736 | 0.1736 | 0.1736 | 0.1736 | 0.1736              | 0.1736 | 0.1736 | 0.1736 | 0.6153               | 0.1080 | 0.0091                   | 0.2658 | 0.0029 | 0.0000 |
| EIADM              | 0.2625 | 0.2562 | 0.2068 | 0.2160 | 0.1867              | 0.2160 | 0.2068 | 0.2562 | 0.5411               | 0.0552 | 0.0017                   | 0.4027 | 0.0131 | 0.0001 |
| FTIN               | 0.2352 | 0.2352 | 0.2352 | 0.2352 | 0.2352              | 0.2352 | 0.2352 | 0.2352 | 0.6259               | 0.2003 | 0.0391                   | 0.4721 | 0.0738 | 0.0049 |
| MINGIN 1           | 0.1701 | 0.1701 | 0.1701 | 0.1701 | 0.1701              | 0.1701 | 0.1701 | 0.1701 | 0.6124               | 0.1031 | 0.0061                   | 0.4510 | 0.0353 | 0.0007 |
| MINGIN 2           | 0.1849 | 0.1849 | 0.1849 | 0.1849 | 0.1849              | 0.1849 | 0.1849 | 0.1849 | 0.5727               | 0.0923 | 0.0057                   | 0.4510 | 0.0353 | 0.0007 |
| DRGIN              | 0.2165 | 0.2362 | 0.3150 | 0.1575 | 0.3453              | 0.1575 | 0.3150 | 0.2362 | 0.5727               | 0.0923 | 0.0057                   | 0.4432 | 0.0266 | 0.0004 |
| <b>B-Network</b>   | 0.1722 | 0.1722 | 0.1722 | 0.1722 | 0.1722              | 0.1722 | 0.1722 | 0.1722 | 0.4890               | 0.0431 | 0.0013                   | 0.2035 | 0.0046 | 0.0000 |
| DR<br>Network      | 0.1575 | 0.2756 | 0.2362 | 0.2756 | 0.1575              | 0.2756 | 0.2362 | 0.2756 | 0.5727               | 0.0923 | 0.0057                   | 0.4953 | 0.0485 | 0.0012 |
| ILN                | 0.4189 | 0.4189 | 0.4189 | 0.4189 | -                   | -      | -      | -      | 0.9974               | 0.8611 | 0.4189                   | 0.9974 | 0.8611 | 0.4189 |
| IEADM              | 0.2837 | 0.2837 | 0.2837 | 0.2837 | -                   | -      | -      | -      | 0.8587               | 0.3435 | 0.0612                   | 0.7526 | 0.1191 | 0.0037 |

Table A.4.Terminal Reliability for  $R_{se}$ =0.5, Broadcast Reliability and NetworkReliability of different Gamma Networks for 8×8 network size.

APPENDIX-A

| Network            | TR as a function of network<br>size N= |        |        | BR as a function of<br>network size N= |        |        | NR as a function of<br>network size N= |        |        |
|--------------------|----------------------------------------|--------|--------|----------------------------------------|--------|--------|----------------------------------------|--------|--------|
|                    | 16                                     | 64     | 1024   | 16                                     | 64     | 1024   | 16                                     | 64     | 1024   |
| GIN                | 0.6796                                 | 0.5504 | 0.3611 | 0.2952                                 | 0.0043 | 0      | 0.1861                                 | 0.0000 | 0      |
| EGIN               | 0.9057                                 | 0.8553 | 0.7005 | 0.4398                                 | 0.0000 | 0      | 0.2678                                 | 0.0001 | 0.0000 |
| GIN-               | 0.9587                                 | 0.8881 | 0.7009 | 0.8121                                 | 0.0912 | 0      | 0.6303                                 | 0.0467 | 0      |
| CGIN               | 0.7278                                 | 0.5393 | 0.2711 | 0.2952                                 | 0.0043 | 0      | 0.2536                                 | 0.0000 | 0.0000 |
| MGIN               | 0.7278                                 | 0.5393 | 0.2711 | 0.2952                                 | 0.0043 | 0      | 0.1861                                 | 0.0000 | 0      |
| BGIN               | 0.9150                                 | 0.8624 | 0.7661 | 0.5130                                 | 0.0793 | 0.0000 | 0.0755                                 | 0.0000 | 0      |
| ReGIN              | 0.8637                                 | 0.7758 | 0.5824 | 0.2952                                 | 0.0043 | 0      | 0.1861                                 | 0.0000 | 0      |
| Incomplete<br>GIN  | 0.7939                                 | 0.7185 | 0.5440 | 0.3843                                 | 0.0110 | 0      | 0.0677                                 | 0.0000 | 0      |
| Incomplete<br>CGIN | 0.9212                                 | 0.8830 | 0.7405 | 0.5011                                 | 0.0279 | 0.0000 | 0.0677                                 | 0.0000 | 0      |
| NBGIN              | 0.8264                                 | 0.7465 | 0.5640 | 0.3657                                 | 0.0155 | 0.0000 | 0.1046                                 | 0.0000 | 0      |
| Modified<br>BGIN   | 0.8637                                 | 0.7758 | 0.5824 | 0.2952                                 | 0.0043 | 0      | 0.1366                                 | 0.0000 | 0      |
| RIN-1              | 0.8568                                 | 0.8271 | 0.7126 | 0.4117                                 | 0.0313 | 0      | 0.1347                                 | 0.0000 | 0.0000 |
| RIN-2              | 0.9030                                 | 0.8830 | 0.7848 | 0.4119                                 | 0.0313 | 0      | 0.2971                                 | 0.0002 | 0.0000 |
| <b>3DCGIN</b>      | 0.8161                                 | 0.7273 | 0.5409 | 0.3033                                 | 0.0045 | 0      | 0.0649                                 | 0.0000 | 0      |
| 3DGIN              | 0.8663                                 | 0.8277 | 0.6905 | 0.4961                                 | 0.0945 | 0.0000 | 0.2276                                 | 0.0000 | 0      |
| 4DGIN-1            | 0.8262                                 | 0.8103 | 0.7226 | 0.4300                                 | 0.0453 | 0.0000 | 0.2042                                 | 0.0000 | 0.0000 |
| 4DGIN-2            | 0.8262                                 | 0.8103 | 0.7226 | 0.4300                                 | 0.0453 | 0.0000 | 0.2042                                 | 0.0000 | 0.0000 |
| CSMIN /<br>CSGIN   | 0.8264                                 | 0.7465 | 0.5640 | 0.3657                                 | 0.0155 | 0.0000 | 0.2015                                 | 0.0000 | 0.0000 |
| CSMINMD            | 0.9208                                 | 0.8434 | 0.6473 | 0.2071                                 | 0.0023 | 0      | 0.1386                                 | 0.0000 | 0.0000 |
| FCSMIN             | 0.7133                                 | 0.5778 | 0.3791 | 0.2972                                 | 0.0051 | 0      | 0.1278                                 | 0.0000 | 0      |
| PCGIN              | 0.6716                                 | 0.5440 | 0.3569 | 0.4141                                 | 0.0330 | 0.0000 | 0.1061                                 | 0.0000 | 0.0000 |
| FCGIN              | 0.8257                                 | 0.7359 | 0.5473 | 0.0630                                 | 0.0046 | 0      | 0.0341                                 | 0.0000 | 0      |
| EIADM              | 0.7221                                 | 0.4656 | 0.1615 | 0.2320                                 | 0.0000 | 0      | 0.0995                                 | 0.0000 | 0      |
| FTIN               | 0.8088                                 | 0.0141 | 0      | 0.3947                                 | 0.0008 | 0      | 0.2055                                 | 0.0000 | 0.0000 |
| MINGIN 1           | 0.8405                                 | 0.7511 | 0.5603 | 0.2858                                 | 0.0001 | 0      | 0.1543                                 | 0.0000 | 0      |
| MINGIN 2           | 0.8640                                 | 0.8346 | 0.7787 | 0.2952                                 | 0.0043 | 0      | 0.1543                                 | 0.0000 | 0      |

Table A.5. TR, BR and NR of different Gamma Networks as a function of Network Size 'N'.

214 Multistage Interconnection Network Design for Engineers (Table A.5) cont..... Shilpa Gupta

| DRGIN            | 0.8987 | 0.8534 | 0.7084 | 0.2952 | 0.0043 | 0      | 0.1366 | 0.0000 | 0      |
|------------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| <b>B-Network</b> | 0.8095 | 0.7161 | 0.5278 | 0.1822 | 0.0015 | 0.0000 | 0.0178 | 0.0000 | 0.0000 |
| DR Network       | 0.6796 | 0.5504 | 0.3611 | 0.2952 | 0.0043 | 0      | 0.1861 | 0.0000 | 0      |
| ILN              | 0.0548 | 0      | 0      | 0.0548 | 0      | 0      | 0.0548 | 0      | 0      |
| IEADM            | 0.9817 | 0.9797 | 0.9758 | 0.6286 | 0.0464 | 0      | 0.0021 | 0.0000 | 0      |

### REFERENCES

- V. E. Benes, Mathematical Theory of Connecting Networks and Telephone Traffic, vol. 17. 1<sup>st</sup> Academic Press: New York, 1965.
- J.L. Baer, "Multiprocessing systems", *IEEE Trans. Comput.*, vol. C-25, no. 12, pp. 1271-1277, 1976. [http://dx.doi.org/10.1109/TC.1976.1674594]
- P. Enslow Jr, "Multiprocessor organization", ACM Comput. Surv., vol. 9, no. 1, pp. 103-129, 1977. [http://dx.doi.org/10.1145/356683.356688]
- [4] D.J. Kuck, The Structure of Computers and Computations., vol. 1. John Wiley & Sons, Inc.: New York, NY, USA, 1978.
- [5] R. Kober, and C. Kuznia, "SMS : A multiprocessor architecture for high-speed numerical calculations", *Proceedings of International Conference on Parallel Processing* pp. 18-23, 1978.
- [6] G. Paul, Large-scale vector/array processors. Advances in Digital Image Processing. Springer: Boston, MA, 1979, pp. 277-300.
   [http://dx.doi.org/10.1007/978-1-4615-8282-3 14]
- H.J. Siegel, "A model of SIMD machines and a comparison of various interconnection networks", *IEEE Trans. Comput.*, vol. C-28, no. 12, pp. 907-917, 1979.
   [http://dx.doi.org/10.1109/TC.1979.1675280]
- [8] A. K. Jones, and E. F. Genringer, Cm\* multiprocessor project: A research review. Technical Report CMU- CS-80- 131, Carnegie-Mellon University, 1980. [http://dx.doi.org/10.21236/ADA125936]
- [9] F. Tse-yun, "A survey of interconnection networks", *Computer*, vol. 14, no. 12, pp. 12-27, 1981.
   [http://dx.doi.org/10.1109/C-M.1981.220290]
- [10] P.M. Kogge, Architecture of Pipelined Computers. McGraw-Hill: New York, 1981.
- K. Hwang, S.P. Su, and L.M. Ni, "Vector computer architecture and processing techniques", *Adv. Comput.*, vol. 20, no. 5, pp. 115-197, 1981.
   [http://dx.doi.org/10.1016/S0065-2458(08)60497-0]
- [12] D. Agrawal, "Testing and fault tolerance of multistage interconnection networks", *Comput. J.*, vol. 15, no. 4, pp. 41-53, 1982.
- V.E. Beneš, "Algebraic and topological properties of connecting networks", *Bell Syst. Tech. J.*, vol. 41, no. 4, pp. 1249-1274, 1962.
   [http://dx.doi.org/10.1002/j.1538-7305.1962.tb03277.x]
- [14] K. Hwang, and F.A. Briggs, Computer Architecture and Parallel Processing. Mc-Graw Hill: New York, 1990.
- [15] V.P. Kumar, and S.M. Reddy, "Augmented shuffle-exchange multistage interconnection networks", *Computer*, vol. 20, no. 6, pp. 30-40, 1987.
   [http://dx.doi.org/10.1109/MC.1987.1663588]
- [16] C. B. Stunkelet, "The SP2 high performance switch", *IBM Sys J.*, vol. 34, no. 2, pp. 185-204, 1995.
- [17] DP. GB Agrawal, and HJ. Siegel, "A survey and comparison of fault-tolerant multistage interconnection networks", *IEEE Trans. Comput.*, vol. 20, no. 6, pp. 14-27, 1987.
- [18] J.H. Patel, "Processor-memory interconnections for multiprocessors", *IEEE Trans. Computer Journal*, vol. C-30, no. 10, pp. 301-310, 1981.
- [19] H.J. Siegel, and S.D. Smith, "Study of multistage SIMD interconnection networks", Proc. Symp. Computer Architecture NY (USA), pp. 223-229, April 03 – 05, 1978.

#### Shilpa Gupta All rights reserved-© 2023 Bentham Science Publishers

#### 216 Multistage Interconnection Network Design for Engineers

- [20] D. Parker, and C. Raghavendra, "The gamma network", *IEEE Trans. Comput.*, vol. C-33, no. 4, pp. 367-373, 1984.
   [http://dx.doi.org/10.1109/TC.1984.1676444]
- [21] P. Chuang, "CGIN: A modified Gamma interconnection network with multiple disjoint paths", Proceedings of International Conference on Parallel and Distributed Systems pp. 366-372, 1994.
- [22] Tse-Yun Feng, "Data manipulating functions in parallel processors and their implementations", *IEEE Trans. Comput.*, vol. C-23, no. 3, pp. 309-318, 1974. [http://dx.doi.org/10.1109/T-C.1974.223927]
- [23] R.J. McMillen, and H.J. Siegel, "Routing schemes for the augmented data manipulator network in an MIMD system", *IEEE Trans. Comput.*, vol. C-31, no. 12, pp. 1202-1214, 1982. [http://dx.doi.org/10.1109/TC.1982.1675944]
- [24] S.D. Smith, H.J. Siegel, R.J. McMillen, and G.B. Adams, "Use of the augmented data manipulator multistage network for SIMD machines", *Int. Conf. Parallel Processing* pp. 75-78, 1980.
- [25] A. Veglis, and A. Pomportsis, "Dependability evaluation of interconnection networks", *Comput. Electr. Eng.*, vol. 27, no. 3, pp. 239-263, 2001.
   [http://dx.doi.org/10.1016/S0045-7906(00)00017-3]
- [26] M.M. Cherkassy, "Reliability and fault diagnosis analysis of fault-tolerant multistage interconnection networks", Proc. 14th Int. Conference Fault Tolerant Computer pp. 246-251, 1984.
- [27] J.T. Blake, and K.S. Trivedi, "Reliability analysis of interconnection networks using hierarchical composition", *IEEE Trans. Reliab.*, vol. 38, no. 1, pp. 111-120, 1989. [http://dx.doi.org/10.1109/24.24584]
- [28] C. Clos, "A study of non-blocking switching networks", *Bell Syst. Tech. J.*, vol. 32, no. 2, pp. 406-424, 1953.
   [http://dx.doi.org/10.1002/j.1538-7305.1953.tb01433.x]
- [29] H.S. Stone, "Parallel processing with the perfect shuffle", *IEEE Trans. Comput.*, vol. C-20, no. 2, pp. 153-161, 1971.
   [http://dx.doi.org/10.1109/T-C.1971.223205]
- [30] L.N. Bhuyan, and D.P. Agrawal, "Design and performance of generalized interconnection networks", *IEEE Trans. Comput.*, vol. C-32, no. 12, pp. 1081-1090, 1983. [http://dx.doi.org/10.1109/TC.1983.1676168]
- [31] R. Rani, "Design and performance evaluation of a new irregular fault-tolerant multistage interconnection network", *Int. J. Comp. Sci.*, vol. 9, no. 2, pp. 108-113, 2012.
- [32] D.P. Agrawal, "Graph theoretical analysis and design of multistage interconnection networks", *IEEE Trans. Comput.*, vol. C-32, no. 7, pp. 637-648, 1983. [http://dx.doi.org/10.1109/TC.1983.1676295]
- [33] P. Kumar, and Y. Singh, "A study on software reliability prediction models using soft computing techniques", *Int. J. Inf. Commun. Technol.*, vol. 5, no. 2, pp. 187-204, 2013. [http://dx.doi.org/10.1504/IJICT.2013.053119]
- [34] Kruskal, and Snir, "The performance of multistage interconnection network for multiprocessors", *IEEE Trans. Comput.*, vol. C-32, no. 12, pp. 1091-1098, 1983. [http://dx.doi.org/10.1109/TC.1983.1676169]
- J.T. Blake, and K.S. Trivedi, "Multistage interconnection network reliability", *IEEE Trans. Comput.*, vol. 38, no. 11, pp. 1600-1604, 1989.
   [http://dx.doi.org/10.1109/12.42134]
- [36] N.S. Fard, and I. Gunawan, "Terminal reliability improvement of shuffle-exchange network systems", *Int. J. Reliab. Qual. Saf. Eng.*, vol. 12, no. 1, pp. 51-60, 2005. [http://dx.doi.org/10.1142/S0218539305001677]

#### References

- [37] I. Gunawan, "Multistage interconnection networks reliability evaluation based on stratified sampling monte carlo method", *Int. J. Model. Simul.*, vol. 28, no. 2, pp. 209-214, 2008. [http://dx.doi.org/10.1080/02286203.2008.11442470]
- [38] I. Gunawan, "Performance analysis of a multistage interconnection network system based on a minimum cut set method", *Int. J. Perform. Eng.*, vol. 4, no. 2, pp. 111-120, 2008.
- [39] I. Gunawan, "Reliability analysis of shuffle-exchange network systems", *Reliab. Eng. Syst. Saf.*, vol. 93, no. 2, pp. 271-276, 2008.
   [http://dx.doi.org/10.1016/j.ress.2006.10.027]
- [40] F. Bistouni, and M. Jahanshahi, "Analyzing the reliability of shuffle-exchange networks using reliability block diagrams", *Reliab. Eng. Syst. Saf.*, vol. 132, no. 12, pp. 97-106, 2014. [http://dx.doi.org/10.1016/j.ress.2014.07.012]
- [41] F. Bistouni, and M. Jahanshahi, "Pars network: A multistage interconnection network with faulttolerance capability", *J. Parallel Distrib. Comput.*, vol. 75, no. 1, pp. 168-183, 2015. [http://dx.doi.org/10.1016/j.jpdc.2014.08.005]
- [42] F. Bistouni, and M. Jahanshahi, "Improved extra group network: A new fault-tolerant multistage interconnection network", J. Supercomput., vol. 69, no. 1, pp. 161-199, 2014. [http://dx.doi.org/10.1007/s11227-014-1132-y]
- [43] L.N. Bhuyan, Qing Yang, and D.P. Agrawal, "Performance of multiprocessor interconnection networks", *Computer*, vol. 22, no. 2, pp. 25-37, 1989. [http://dx.doi.org/10.1109/2.19830]
- [44] N.A. Md, and M.O. Yunus, " and Mohamed Othman. "Reliability performance of shuffle exchange omega network", *IEEE International Symposium on Telecommunication Technologies (ISTT)* pp. 26-30, 2012.
- [45] M. Jahanshahi, and F. Bistouni, "A new approach to improve reliability of the multistage interconnection networks", *Comput. Electr. Eng.*, vol. 40, no. 8, pp. 348-374, 2014. [http://dx.doi.org/10.1016/j.compeleceng.2014.10.019]
- [46] S. Wei, and G. Lee, "Extra group network: a cost-effective fault-tolerant multistage interconnection network", *Proceeding ISCA '88 Proceedings of the 15th Annual International Symposium on Computer architecture* pp. 108-115, 30 May-2 June 1988. [http://dx.doi.org/10.1109/ISCA.1988.5219]
- [47] P.K. Bansal, R.C. Joshi, and K. Singh, "On a fault-tolerant multistage interconnection network", *Comput. Electr. Eng.*, vol. 20, no. 4, pp. 335-345, 1994. [http://dx.doi.org/10.1016/0045-7906(94)90047-7]
- [48] N.S. Fard, and I. Gunawan, Reliability bounds for large multistage interconnection networks. *Applied Parallel Computer, Berlin.*, vol. 2367. Springer: Heidelberg, 2002, pp. 507-514. [http://dx.doi.org/10.1007/3-540-48051-X\_50]
- [49] D. Tutsch, and G. Hommel, "MLMIN: A multicore processor and parallel computer network topology for multicast", *Comput. Oper. Res.*, vol. 35, no. 12, pp. 3807-3821, 2008. [http://dx.doi.org/10.1016/j.cor.2007.02.004]
- [50] S. Nitin, and N. Srivastava, "Designing a fault-tolerant fully-chained combining switches multistage interconnection network with disjoint paths", J. Supercomput., vol. 55, no. 3, pp. 400-431, 2011. [http://dx.doi.org/10.1007/s11227-009-0336-z]
- [51] C.C. Fan, and J. Bruck, "Tolerating multiple faults in multistage interconnection networks with minimal extra stages", *IEEE Trans. Comput.*, vol. 49, no. 9, pp. 998-1004, 2000. [http://dx.doi.org/10.1109/12.869334]
- [52] T. James, "Reliability of the shuffle-exchange network and its variants", *System Sciences, Architecture Track, In: IEEE Proceedings of the Twenty-First Annual Hawaii International Conference* Vol.1, pp.

174-182, 5-8 Jan. 1988.

- [53] R.K. Dash, N.K. Barpanda, P.K. Tripathy, and C.R. Tripathy, "Network reliability optimization problem of interconnection network under node-edge failure model", *Appl. Soft Comput.*, vol. 12, no. 8, pp. 2322-2328, 2012. [http://dx.doi.org/10.1016/j.asoc.2012.03.014]
- [54] H. Guo, and X. Yang, "A simple reliability block diagram method for safety integrity verification", *Reliab. Eng. Syst. Saf.*, vol. 92, no. 9, pp. 1267-1273, 2007. [http://dx.doi.org/10.1016/j.ress.2006.08.002]
- [55] N.A. Md, "Shuffle exchange network in multistage interconnection network; A review and challanges", Int. J. comp. electr. engg., vol. 3, no. 5, pp. 724-728, 2011.
- [56] A. Subramanyam, E.V. Prasad, and E. V, R. Nadamuni, "Permutation capability and connectivity of enhanced multistage interconnection network (E-MIN)", *International Conference on Advanced Computing and Communications* pp. 1-8, 2006.
- [57] C.R. Das, P. Mohapatra, L. Tien, and L.N. Bhuyan, "An availability model for MIN-based multiprocessors", *IEEE Trans. Parallel Distrib. Syst.*, vol. 4, no. 10, pp. 1118-1129, 1993. [http://dx.doi.org/10.1109/71.246073]
- [58] J. Jaros, "Evolutionary optimization of multistage interconnection network performance", GECCO'09.Montereal, Quebec, Canada, vol. 8-12, pp. 1537-1544, 2009.
- [59] C. Po-Jen, and K. Chun-Liang, "A simple approach to the evaluation of multistage interconnection network reliability", *IEEE, Proceedings of 37th Midwest Symposium on Circuits and Systems* pp. 313-316, 3-5 Aug. 1994.
- [60] N. Dimitrios, and W.W. Serpanos, "VLSI models of network-on-chip interconnects", *IEEE IFIP international conference on VLSI-SoC* pp. 72-77, 15-17 Oct. 2007.
- [61] D.Y. Chang, D.J. Kuck, and D.H. Lawrie, "On effective bandwidth of parallel memories", *IEEE Trans. Comput.*, vol. C-26, no. 5, pp. 480-490, 1977. [http://dx.doi.org/10.1109/TC.1977.1674865]
- [62] S. Rajkumar, and N.K. Goyal, "Reliable multistage interconnection network design", *Peer-to-Peer Netw. Appl.*, vol. 9, no. 6, pp. 979-990, 2016. [http://dx.doi.org/10.1007/s12083-015-0368-5]
- [63] S. Rajkumar, and N.K. Goyal, "Design of 4-disjoint gamma interconnection network layouts and reliability analysis of gamma interconnection Networks", *J. Supercomput.*, vol. 69, no. 1, pp. 468-491, 2014.
   [http://dx.doi.org/10.1007/s11227-014-1175-0]
- [64] S. Rajkumar, and N.K. Goyal, "Review of multistage interconnection networks reliability and faulttolerance", *IETE Tech. Rev.*, vol. 33, no. 3, pp. 223-230, 2016. [http://dx.doi.org/10.1080/02564602.2015.1102098]
- [65] S. Rajkumar, and N.K. Goyal, "Fault tolerant interconnection network design", *IETE Tech. Rev.*, vol. 33, no. 4, pp. 396-404, 2016. [http://dx.doi.org/10.1080/02564602.2015.1113146]
- [66] S. Rajkumar, and N. K Goyal, "Reliability analysis of multistage interconnection networks", Int. J. Qual. Reliabil. Eng., vol. 72, no. 6, pp. 2310-2350, 2016.
- [67] M. Borkar, and Nitin, "Realizing frequently used permutations on gamma interconnection network's family networks with the help of alternate source", *J. Supercomput.*, vol. 71, no. 12, pp. 4327-4351, 2015. [http://dx.doi.org/10.1007/s11227-015-1527-4]
- [68] N.A.M. Yunus, and M. Othman, "Empirical analysis of terminal reliability in multistage interconnection networks", in Proceedings of 2nd Asia Pacific Conference on Computer-Aided System

#### References

Engineering. Studies in Computational Intelligence, Springer, Cham, vol. 595, pp. 157-169, 2015.

- [69] F. Bistouni, and M. Jahanshahi, "Scalable crossbar network: A non-blocking interconnection network for large-scale systems", *J. Supercomput.*, vol. 71, no. 2, pp. 697-728, 2015. [http://dx.doi.org/10.1007/s11227-014-1319-2]
- [70] N.A.M. Yunus, and M. Othman, "Reliability evaluation for shuffle exchange interconnection network", *Procedia Comput. Sci.*, vol. 59, pp. 162-170, 2015. [http://dx.doi.org/10.1016/j.procs.2015.07.533]
- [71] N.A. Md Yunus, M. Othman, Z. Mohd Hanapi, and K.Y. Lun, "Reliability review of interconnection networks", *IETE Tech. Rev.*, vol. 33, no. 6, pp. 596-606, 2016. [http://dx.doi.org/10.1080/02564602.2015.1130595]
- S.C. Kothari, "Multistage interconnection networks for multiprocessor systems", Adv. Comput., vol. 26, pp. 155-199, 1987.
   [http://dx.doi.org/10.1016/S0065-2458(08)60007-8]
- [73] K. Aggarwal, "Fault-tolerance and permutation analysis of ASEN and its variant", Int. J. Comput. Sci. Inf. Technol., vol. 1, no. 1, pp. 24-32, 2010.
- [74] C. Po-Jen, "CGIN: A fault tolerant modified Gamma interconnection network", *IEEE Trans. Parallel Distrib. Syst.*, vol. 7, no. 12, pp. 1301-1306, 1996. [http://dx.doi.org/10.1109/71.553298]
- [75] T. Nian-Feng, C. Po-Jen, and W. Chwan-Hwa, "Creating disjoint paths in gamma interconnection networks", *IEEE Trans. Comput.*, vol. 42, no. 10, pp. 1247-1252, 1993. [http://dx.doi.org/10.1109/12.257710]
- [76] M. Abd-El-Barr, and O. Abed, "Fault-tolerance and terminal reliability for a class of data manipulator networks", *Proceedings of 1994 37th Midwest Symposium on Circuits and Systems* pp. 225-229, 1994. [http://dx.doi.org/10.1109/MWSCAS.1994.519227]
- [77] I. Gunawan, and N. S. Fard, "Terminal reliability assessment of gamma and extra stage gamma network", *int. journal of Quality & Reliability Management*, vol. 29, no. 7, pp. 820-831, 2012.
- [78] C.W. Chen, and C.P. Chung, "Fault-tolerant gamma interconnection network without backtracking", J. Syst. Softw., vol. 58, no. 1, pp. 23-31, 2001.
   [http://dx.doi.org/10.1016/S0164-1212(01)00025-5]
- [79] C.W. Chen, N.P. Lu, T.F. Chen, and C.P. Chung, "Fault-tolerant gamma interconnection networks by chaining", *IEE Proc. Comput. Digit. Tech.*, vol. 147, no. 2, pp. 75-81, 2000. [http://dx.doi.org/10.1049/ip-cdt:20000185]
- [80] P.J. Chuang, "Creating a interconnection highly reliable modified gamma network using a balance approach", *IEEE Proc-Comput.Digit. Tech.*, vol. 145, no. 1, pp. 27-32, 1998.
- [81] C.W. Chen, N.P. Lu, and C.P. Chung, "3-Disjoint gamma interconnection networks", J. Syst. Softw., vol. 66, no. 2, pp. 129-134, 2003.
   [http://dx.doi.org/10.1016/S0164-1212(02)00070-5]
- [82] C.W. Chen, and C.P. Chung, "Designing a disjoint paths interconnection network with fault tolerance and collision solving", *J. Supercomput.*, vol. 34, no. 1, pp. 63-80, 2005. [http://dx.doi.org/10.1007/s11227-005-0327-7]
- [83] L. Cheng, R. Venkatesan, and H.M. Heys, "Architecture and performance analysis of the multicast balanced gamma switch for broadband communications", *Proceedings of IEEE International Conference on Computer Systems and Applications* pp. 381-386, 2006.
- [84] Z. Chen, A class of incomplete gamma interconnection network. *Technical Report*. Tsinghua University: China, 2013, pp. 1-12.
- [85] S. Rajkumar, and NK. Goyal, "Multi source multi terminal reliability evaluation of interconnection networks", In: *Micro system Technology*, vol. 23. springer, 2017, no. 1, pp. 255-274.

#### 220 Multistage Interconnection Network Design for Engineers

- [86] I. Gunawan, "Redundant paths and reliability bounds in gamma networks", *Appl. Math. Model.*, vol. 32, no. 4, pp. 588-594, 2008.
   [http://dx.doi.org/10.1016/j.apm.2007.01.003]
- [87] K.Y. Lee, and W. Hegazy, "The extra stage gamma network", *Computers, IEEE Trans.*, vol. 37, no. 11, pp. 1445-1450, 1998.
- [88] R. Venkatesan, and H. Mouftah, "Balanced gamma network—a new candidate for broadband packet switch architectures", *Proceedings of Eleventh Annual Joint Conference of the IEEE Computer and Communications Societies* pp. 2482-2488, 1992. [http://dx.doi.org/10.1109/INFCOM.1992.263439]
- [89] K.Y. Lee, and H. Yoon, "The B-network: A multistage interconnection network with backward links", *IEEE Trans. Comput.*, vol. 39, no. 7, pp. 966-969, 1990. [http://dx.doi.org/10.1109/12.55700]
- [90] C.W. Chen, and S.C. Fu, "A minimal links traversed dynamic rerouting network", *Parallel Comput.*, vol. 30, no. 7, pp. 883-898, 2004. [http://dx.doi.org/10.1016/j.parco.2004.03.004]
- [91] M.A. Borkar, "A survey of fault tolerance techniques used in GIN", in National Conference EEC, published by Computing, Communication and Networking pp. 195-203, 2012.
- [92] R. Mahajan, "Performance and reliability analysis of new fault-tolerant advance omega network", WSEAS Trans. Comput., vol. 7, no. 8, pp. 1280-1290, 2008.
- [93] M.A.N Borkar, "Network status aware routing in 3D–CGIN", In: ICCCS. Procedia Technol., vol. 6, pp. 630-639, 2012. [http://dx.doi.org/10.1016/j.protey.2012.10.076]
- [94] A. Varma, and C.S. Raghavendra, "On permutations passable by the gamma network", J. Parallel Distrib. Comput., vol. 3, no. 1, pp. 72-91, 1986. [http://dx.doi.org/10.1016/0743-7315(86)90028-6]
- [95] S. Sharma, "On permutation capabilities of fault tolerant multistage interconnection networks", Int. J. Comp. Sci., vol. 9, no. 6, pp. 167-171, 2012.
- [96] T. Thakur, "Study and characterization of power distribution network reconfiguration", *IEEE/PES Transmission & Distribution Conference and Exposition* Latin America, pp. 1-6, 2006. [http://dx.doi.org/10.1109/TDCLA.2006.311517]
- [97] S. Senthilkumar, and A.R.M. Piah, "An improved fuzzy cellular neural network (IFCNN) for an edge detection based on parallel RK(5,6) approach", *Int. J. Comput.Sys. Eng.*, vol. 1, no. 1, pp. 70-78, 2012. [http://dx.doi.org/10.1504/IJCSYSE.2012.044745]
- [98] G.B. Adams III, and H.J. Siegel, "The extra stage cube: A fault-tolerant interconnection network for super systems", *IEEE Computers*, vol. 20, no. 6, pp. 14-27, 1982. [http://dx.doi.org/10.1109/MC.1987.1663586]
- [99] A. Varma, and C.S. Raghavendra, "Reliability analysis of redundant-path interconnection networks", *IEEE Trans. Reliab.*, vol. 38, no. 1, pp. 130-137, 1989. [http://dx.doi.org/10.1109/24.24586]
- [100] Gaurav Khanna, "Design of fault tolerant shuffle exchange gamma", J. Interconn. Netw., vol. 17, no. 2, pp. 1750005-1-1750005-18, 2017.
- [101] M. A, N. Nitin, and A. Kumar, "NoCGIN: A gamma interconnection network as noc interconnect", *Int. J. Comput. Appl.*, vol. 141, no. 2, pp. 17-25, 2016. [http://dx.doi.org/10.5120/ijca2016909552]
- [102] I. Gunawan, Fundamentals of Reliability Engineering, Application in Multistage interconnection Network. Scrivener Publishing, Co-published by John Wiley & Sons, 2014.

#### References

- [103] F. Bistouni, and M. Jahanshahi, "Formulating broadcast reliability equations on multilayer multistage interconnection networks", *J. Supercomput.*, vol. 71, no. 11, pp. 4019-4041, 2015. [http://dx.doi.org/10.1007/s11227-015-1502-0]
- [104] F Bistouni, and M Jahanshahi, "Determining the reliability importance of switching elements in the shuffle-exchange networks", *Int.J.Paral. Emerg. Distrib.*, pp. 1-29, 2018.
- [105] Y. NurArzilawati Md, and O. Mohamed, "Enhance replicated network: A reliable multistage interconnection network topology", *IEEE System J.*, pp. 1-11, 2018.
- [106] B. Fathollah, and J. Mohsen, "Rearranging links: A cost-effective approach to improve the reliability of multistage interconnection networks", *Int. J. Int. Technol. Secured Transac.*. inderscience publishers, Vol. 8 (3), pp. 336-373, 2018.
- [107] N.A.M. Yunus, M. Othman, Z.M. Hanapi, and K.Y. Lun, "Number of stage implication towards multistage interconnection network reliability", *Adv. Sci. Lett.*, vol. 24, no. 2, pp. 1259-1262, 2018. [http://dx.doi.org/10.1166/asl.2018.10728]
- [108] N.A. Md Yunus, M. Othman, Z.M. Hanapi, and Y.L. Kweh, "Evaluation of replication method in shuffle-exchange network reliability performance", *Lecture Notes in Networks and Systems*, vol. 39, pp. 271-281, 2019. [http://dx.doi.org/10.1007/978-981-13-0277-0 22]
- [109] M. Jahanshahi, and F. Bistouni, *Interconnection Networks*. Springer book Crossbar-Based Interconnection, 2018, pp. 9-39.
- [110] N.A.M. Yunus, M. Othman, Z.M. Hanapi, and Y.L. Kweh, "Integrating replicated network in reliability shuffle exchange network system", J. Commun., vol. 13, no. 7, pp. 385-390, 2018. [http://dx.doi.org/10.12720/jcm.13.7.385-390]
- [111] G. Khanna, R. Mishra, and S. K. Chaturavedi, "Design of fault tolerant shuffle exchange gamma interconnection network layouts", *J. Interconn. Netw.*, vol. 17, no. 2, pp. 1750005-1-1750005-18, 2017. [http://dx.doi.org/10.1142/S0219265917500050]
- [112] S. Gupta, and G.L. Pahuja, "A New SEN Minus: Design and reliability measures", *Int. J. Reliab. Qual.* 
  - *Saf. Eng.*, vol. 23, no. 4, p. 1650012, 2016. [http://dx.doi.org/10.1142/S0218539316500121]
- [113] S. Gupta, and G. L. Pahuja, "Design and reliability evaluation of gamma-minus interconnection network", *Int. J. Reliabil. Qual. Safe. Engg. by World Scientific.*, vol. 25, no. 5, pp. 1950003-1-1950003-32, 2018.
- [114] S. Gupta, and G. L. Pahuja, "Effect of different connection pattern of MUX and DEMUX on terminal reliability and routing scheme of Gamma-Minus MIN", *Int. J. Reliabil. Qual. Safe. Engg. by World Scientific.*, vol. 25, no. 3, pp. 1850013-1-1850013-20, 2018. [http://dx.doi.org/10.1142/S0218539318500134]
- [115] S. Gupta, and G.L. Pahuja, "Gamma network and extra stage gamma network: Reliability analysis", *JARDCS*, vol. 10, no. 9, pp. 2301-2315, 2018.
- [116] S. Gupta, and G.L. Pahuja, "Evaluation and comparison of performability of gamma network and its variants", *IEEE International conference on computational Intelligence and computing research* (*ICCIC*) Chennai, India, 2016, pp. 1-8. [http://dx.doi.org/10.1109/ICCIC.2016.7919679]
- [117] S. Gupta, and G.L. Pahuja, "TSM: Design and reliability measures", *Lecture Notes in Electrical Engineering book series (LNEE)*. vol-509, pp 3-11, 2018.
- [118] S. Gupta, and G.L. Pahuja, "Role of MUX and DEMUX in enhancing the reliability of MIN", *Int. J. Rec. Res.Asp.*, vol. 4, no. 3, pp. 177-182, 2017.
- [119] S. Gupta, and G.L. Pahuja, "Optimum connection pattern of MUX/DEMUX to enhance fault tolerance

#### 222 Multistage Interconnection Network Design for Engineers

#### Shilpa Gupta

of SEN MIN", Int. J. Rec. Res. Asp., vol. 5, no. 3, pp. 25-30, 2018.

- S. Gupta, and G.L. Pahuja, "A review on gamma interconnection network", *Int. J. Comput. Sys. Eng.*, vol. 5, no. 3, pp. 137-151, 2019.
   [http://dx.doi.org/10.1504/IJCSYSE.2019.10022446]
- [121] S. Gupta, "Fault tolerant gamma-minus network", *ECS Adv.*, vol. 2, no. 1, p. 014001, 2023. [http://dx.doi.org/10.1149/2754-2734/acb786]
- [122] S. Gupta, and G. L. Pahuja, "SEGIN-Minus: A new approach to design reliable and fault tolerant MIN", Recent Patents on Computer Science, Bentham Science publication. [http://dx.doi.org/10.2174/2213275912666181207153651]

### **SUBJECT INDEX**

### A

ASAT reliability 199

### B

Balanced gamma network 78, 79
Bandwidth 13, 14, 15, 62, 68, 71, 116

calculation 62
effective 116

Benes network 19
Broadcast 9, 44, 102, 138, 167, 173, 187

block diagrams of gamma 102
communication 44

Broadcast reliability (BR) 14, 43, 44, 48, 49, 50, 101, 102, 108, 133, 171, 173, 174, 176, 192, 194, 196

calculations 133
evaluation 44

### С

Combined switch MIN (CSMIN) 79, 80, 82, 160 Communication 1, 3, 5, 9, 17, 39, 43, 62, 65, 89 industries 1, 3 technologies 1 Computational methods 16 Computed 116, 173, 200 cost-effective values 116 values of cost 200 values of terminal reliability 173 Computed BR values 102, 103, 105, 174, 194 of gamma 103 Computer industry 3 Computerized simulation 36 Congestion 7, 26 Connections 39, 87 redundant 39 upward outgoing 87 Cost fluctuations 179

Cryptanalysis 1 Cube network 19 Cyclic gamma network 78, 79

### D

Data 1, 5, 16, 87 analysis 1, 16 communication 1 mining 1 transfer 87 transmission 5 Database management 1 Delta networks 8, 9, 19 and data manipulators 9 Demultiplexers 15, 17, 39, 60, 73, 134 DEMUX 33, 87 chip 87 of configuration 33 Design 3, 33, 17, 71, 121, 136, 185 and reliability evaluation of FTSM 136 fast packet-switching 3 gamma-minus network 121 nuclear reactor 17 of SEGIN-minus network 185 topology 33, 71 Destination 8, 10, 11, 27, 32, 34, 43, 73, 74, 75, 76, 78, 166, 196 nodes 10, 11, 27, 34, 43, 75, 76, 78 pair 32 tag routing 166 terminals 8, 73, 74, 196 Disjoint 23, 25, 27, 28, 33, 34, 37, 135, 136, 139, 155, 156, 157, 181, 183, 199 paths 23, 25, 27, 28, 33, 34, 135, 136, 139, 155, 156, 157, 181, 183, 199 product method 37 Distance tag routing 86, 87 Dynamic 5, 79, 81, 82, 166 rerouting network 81 routing GIN (DRGIN) 79, 81, 82 routing techniques 166 topology 5

Shilpa Gupta All rights reserved-© 2023 Bentham Science Publishers 224 Multistage Interconnection Network Design for Engineers

### Ε

EGN of network size 28 Electricity generator 17 Electronic structure design 17 Enhanced inverse augmented data 74, 78, 80, 82, 111, 120, 132, 173, 174, 179, 180 manipulator (EIADM)) 74, 78, 80, 82, 111, 120, 132, 173, 174, 179, 180 Ethernet switches 10 Extra group network (EGN) 18, 23, 24, 25, 28, 34

### F

Failure tolerance 89 Fault 23 occurrence 23 Fault tolerance 3, 15, 17, 18, 19, 23, 24, 26, 28, 35, 36, 71, 73, 74, 79, 80, 81, 82, 85, 90, 134, 135, 139, 140, 157, 159, 160, 161, 173, 174, 176, 177, 178, 179, 180, 181, 183, 186, 202 approach 79, 80, 81 capability 3, 26, 28, 36, 73, 85, 139, 157, 161, 178, 202 method 186 of FTSM and SEN networks 140 **SEN 134** interconnection network (FTIN) 74, 79, 80, 82, 160, 173, 174, 179, 180, 181, 186 Fluid dynamics 1 FTGM-2 160, 161, 162, 163, 165, 166, 171, 173, 174, 175, 176, 177, 178, 179, 180, 181 networks 162, 166, 175, 176, 177, 178 topologies 181 FTGM-1 163, 177 and FTGM-2 networks 177 and FTGM-2 path numbers 163 FTIN costs 179 FTSM 136, 137, 138, 157 design 136 network 137, 138 topology 136, 137, 157 Fully chained 74, 79, 80, 82, 111, 173, 174, 178.180 CSMIN 79 **GIN 79** 

interconnection network (FCGIN) 74, 79, 80, 82, 111, 173, 174, 178, 180 Fully cross-bar networks 7

### G

Gamma MINs 114, 115, 116, 117, 118, 119, 133, 174, 175, 177, 179, 190, 191, 195, 202 Gamma interconnection network (GIN) 12, 13, 73, 74, 75, 78, 79, 82, 84, 111, 113, 114, 118, 119, 160, 182, 183 and regular interconnection networks 13 Gamma-minus 84, 85, 86, 87, 90, 101, 102, 103, 107, 108, 109, 112, 114, 118, 119, 120, 124, 130, 131, 132, 133 cost of 114, 131, 132 MINs 102, 103, 107, 108, 112, 114, 131 **MTTF 112** network 84, 85, 86, 90, 101, 109, 118, 119, 120, 132, 133 network outperforms 133 routing 86, 87 topologies of 124, 130 Gamma network(s) 12, 13, 76, 77, 78, 79, 80, 82, 90, 94, 101, 133, 160, 171, 186, 199 and extra stage gamma network reliability 94 topology 78 GIN, dynamic routing 79

### H

Hardware complexity 17, 24, 25, 39, 132, 186 High computational 13, 182 power 182 speeds 13 Hybrid 5, 182 networks 5, 182 topology 5

### I

Improved 74, 78, 81, 82, 214 enhanced augmented data manipulator (IEADM) 74, 78, 81, 82, 214 logical neighborhood network 74, 78, 81 Improvement FTGM-1 173

#### Shilpa Gupta

#### Subject Index

FTGM-2 173MulIncomplete 73, 79cyclic gamma interconnection networkN(ICGIN) 73gamma network 79Network 79Integrated circuits (ICs) 1, 36Network 79

Interconnection networks 2, 3, 6, 7, 79, 113, 139 designing 113 Irregular networks 11, 13, 19

### L

Loosely coupled multiprocessing system 4

### Μ

Markov 36, 90 chain 36 processes 90 Mean-time-to-failure (MTTF) 38, 57, 58, 59, 109, 111 Medical imaging 1 Memory modules 1, 2, 18, 134, 159, 182 Methods, non-backtracking 37 Military surveillance 1 MIMD machines 2 Minimal links traversed dynamic rerouting 74, 79 MINs, irregular 16 Modified balanced gamma (MBGIN) 74, 80, 160 network 80 Mono-gamma 74, 78, 79, 81, 160, 173, 174, 178, 180 interconnection network (MGIN) 74, 78, 79, 81, 160, 173, 174, 178, 180 network 160 MTTF 59, 112, 113, 133 and failure rate formulation and computation 133 computed 112, 113 of SEN variants 59 Multimedia technologies 1 Multipath 10, 18, 35, 73, 77 cost-effective 18 MINs 35 network 77 Multiple/distributed processing systems 3

Multiprocessing systems 2, 132, 202

Network 3, 5, 7, 8, 10, 14, 15, 16, 17, 18, 19, 23, 25, 26, 27, 28, 32, 36, 51, 54, 55, 56, 57, 60, 78, 79, 82, 83, 90, 106, 108, 133, 135, 138, 139, 160, 167, 171, 173, 174, 179, 187, 196, 197, 199 architecture 79 artificial neural 36 cheapest gamma 179 complexity 27, 28, 32, 135, 139 connection 106, 196 cost function 60 designers 18 failures 10 fast packet-switching 3 hardware 57 on-chip (NoC) 16 paths, fault-free 196 reliability (NR) 14, 51, 54, 55, 56, 83, 106, 108, 133, 138, 167, 171, 173, 174, 187, 196, 197, 199 topology 5, 18, 23 Node pair fluctuates 121 Non-backtracking gamma (NBGIN) 74, 78, 80, 81, 132, 160, 173, 174, 178, 180 interconnection network 78 Nuclear 1, 17 fusion 17 weapons 1

### 0

Output 5, 8, 18, 20, 44, 51, 87, 139, 158, 161, 162, 166 connection 87 links 8, 87, 162, 166 nodes 5, 18, 20, 44, 51, 139, 158, 161

### P

Parallel 2, 5, 7, 159 computer systems 2 interconnection network 159 processing systems 5, 7 Partially chained GIN (PCGIN) 74, 79, 80, 82, 111, 161, 173, 174, 178, 180, 211

Shilpa Gupta

Pattern 8, 183 predefined connection 8 shuffle exchange 183 Plus minus one (PMO) 185

### Q

Quantum mechanics 1

### R

Random access situation 16 RBD 44, 90, 106, 138 for broadcast reliability evaluation 44 for NR evaluation 106 of FTSM for terminal reliability evaluation 138 of FTSM network for TR analysis 138 of GIN 90 Regular MINs 11, 16 Reliability 17, 36, 37, 38, 39, 57, 71, 83, 90, 94, 108, 120, 123, 137, 140, 154, 156, 161, 166, 167, 182, 184, 187, 188, 189, 202 analysis 17, 36, 39, 90, 123, 154, 161, 166, 182, 187, 202 equations 36, 37, 38, 83, 90, 94, 166, 167, 188, 189 improvement 57, 137, 140, 156 measures 38, 57, 71, 108, 120, 184, 187 methods 36 modeling and analysis 137 optimization method 36 Reliable gamma (ReGIN) 74, 78, 79, 81, 160 network 78, 79 Reliable interconnection network 79, 160

### S

SEGIN 182, 184, 185, 192, 193, 196, 197, 199, 202
and SEGIN-minus networks 192
minus outperforms 192, 196, 199, 202
minus topology 184, 185
network 182
topologies 185, 193, 197
Semiconductor technology 17
SEN 33, 34, 35, 42, 43, 44, 48, 51, 54, 56, 59, 61, 62, 65, 72, 139, 140, 182

and gamma interconnection network 182 minus network 33, 34, 35, 42, 43, 48, 59 networks 35, 62, 72, 139, 140 variants 42, 43, 44, 48, 51, 54, 56, 59, 61, 65 SHSEN network 53 Shuffle exchange 18, 19, 20, 23, 25, 26, 27, 41, 42, 43, 48, 49, 54, 55, 60, 69, 135, 138, 155, 156, 157, 182, 183, 184, 185, 186, 187, 188, 190, 191, 192, 196, 197, 201 gamma interconnection network (SEGIN) 25, 26, 182, 183, 184, 185, 186, 187, 188, 190, 191, 192, 196, 197, 201 gamma minus interconnection network 185 network (SEN) 18, 19, 20, 23, 26, 27, 41, 42, 43, 48, 49, 54, 55, 60, 69, 135, 138, 155, 156, 157 SIMD machine 2 Source 14, 39, 192 destination pair 39 to-All-Terminal 14, 192 Supercomputers 159, 161 Switch complexity 60, 113, 179 network's 113 Switches 10, 11, 15, 18, 59, 60, 62, 82, 113, 118, 159, 160 crossbar 160 Switching 1, 3, 5, 7, 9, 17, 18, 39, 80, 134, 159 elements 1, 3, 7, 17, 18, 39, 80, 134, 159 exchange 9 methodologies 5 techniques 5 System(s) 2, 3, 5, 8, 9, 14, 15, 36, 37, 38, 39, 68, 73, 134, 159, 162, 181, 182, 187, 202 components, connecting 162 computational-efficient 182 fault tolerance 159 supercomputer 9, 73, 134, 181, 202

### Т

Terminal reliability (TR) 14, 38, 39, 41, 42, 43, 90, 94, 95, 119, 132, 135, 138, 137, 171, 173, 187 assessment 95 evaluation 138 expressions for SEN 41

#### Subject Index

Tightly coupled multiprocessing system 4 Tolerant, non-fault 37 Topologies 5, 10, 11, 12, 18, 19, 20, 26, 27, 28, 33, 73, 120, 135, 140, 154, 155, 156, 184, 185 architectural 18, 185 fundamental 73 regular 12, 18, 20, 26 static 5 Topology fault-tolerance 25 TR 91, 124, 129, 137, 138, 190 analysis 137, 138 associated terminal paths 124 calculations 91 computations 190 equations 129 Transmission path 8 Traversed dynamic rerouting 79 Turbine behavior 17

### V

VLSI technology 1

### W

Weather 1, 17, 182 forecasting 17, 182 prediction 1



### Shilpa Gupta

Prof. Shilpa Gupta is an associate professor in Electrical and Electronics Engineering in Maharaja Agrasen University, Baddi, Himachal Pradesh, with over 17 years of experience in curriculum development and delivery. She completed her Doctorate in electrical engineering from NIT Kurukshetra in September 2020. She earned a Master of Engineering/ Master of Technology in VLSI Designs. Her educational background has provided her with a deep understanding of the principles and practices of electrical and electronics engineering, which she has applied to her teaching and research. Her research interests include reliability, computer networks, parallel computing, soft robotics, network design, artificial intelligence and machine learning, and she has published 22 peer-reviewed articles in national/international journals including various indexing agencies such as, WoS and Scopus. She has also attended 15 national/international conferences including IEEE, Elsevier and Springer etc. and has achieved the best paper award several times.